欢迎访问ic37.com |
会员登录 免费注册
发布采购

COM20020I-DZD 参数 Datasheet PDF下载

COM20020I-DZD图片预览
型号: COM20020I-DZD
PDF下载: 下载PDF文件 查看货源
内容描述: 5Mbps的ARCNET ( ANSI 878.1 )控制器2K ×8片内RAM [5Mbps ARCNET (ANSI 878.1) Controller with 2K x 8 On-Chip RAM]
分类和应用: 微控制器和处理器串行IO控制器通信控制器外围集成电路数据传输局域网时钟
文件页数/大小: 72 页 / 406 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号COM20020I-DZD的Datasheet PDF文件第56页浏览型号COM20020I-DZD的Datasheet PDF文件第57页浏览型号COM20020I-DZD的Datasheet PDF文件第58页浏览型号COM20020I-DZD的Datasheet PDF文件第59页浏览型号COM20020I-DZD的Datasheet PDF文件第61页浏览型号COM20020I-DZD的Datasheet PDF文件第62页浏览型号COM20020I-DZD的Datasheet PDF文件第63页浏览型号COM20020I-DZD的Datasheet PDF文件第64页  
5Mbps ARCNET (ANSI 878.1) Controller with 2K x 8 On-Chip RAM  
Datasheet  
A0-A2  
nCS  
VALID  
t1  
t2  
t4  
t3  
DIR  
t7  
t5  
t6  
t10  
nDS  
t11  
Note 2  
t8  
t9  
D0-D7  
VALID DATA  
CASE 2: RBUSTMG bit = 1  
Parameter  
min  
max  
units  
t1  
t2  
t3  
t4  
t5  
Address Setup to nDS Active  
Address Hold from nDS Inactive  
nCS Setup to nDS Active  
nCS Hold from nDS Inactive  
DIR Setup to nDS Active  
-5  
0
-5  
0
nS  
nS  
nS  
nS  
nS  
10  
t6  
t7  
t8  
t9  
t10  
t11  
Cycle Time (nDS Low to Next Time Low)  
DIR Hold from nDS Inactive  
nDS Low to Valid Data  
nDS High to Data High Impedence  
nDS Low Width  
nS  
nS  
nS  
nS  
nS  
nS  
4TARB*+30  
10  
60**  
20  
0
100  
30  
nDS High Width  
*
TARB is the Arbitration Clock Period  
ARB is identical to Topr if SLOW ARB = 0  
TARB is twice Topr if SLOW ARB = 1  
opr is the period of operation clock. It depends on CKUP1 and CKUP0 bits  
** t8 is measured from the latest active (valid) timing among nCS, nDS, A0-A2.  
T
T
The Microcontroller typically accesses the COM20020 on every other cycle.  
Therefore, the cycle time specified in the microcontroller's datasheet  
should be doubled when considering back-to-back COM20020 cycles.  
Note 1:  
Note 2:  
Read cycle for Address Pointer Low/High Registers occurring after an access  
to Data Register requires a minimum of 5TARB from the trailing edge of nDS to  
the leading edge of the next nDS.  
Figure 8.8 - Non-Multiplexed Bus, 68XX-Like Control Signals; Read Cycle  
Revision 12-05-06  
Page 60  
SMSC COM20020I Rev D  
DATASHEET  
 复制成功!