欢迎访问ic37.com |
会员登录 免费注册
发布采购

SII1151 参数 Datasheet PDF下载

SII1151图片预览
型号: SII1151
PDF下载: 下载PDF文件 查看货源
内容描述: 的PanelLink接收机 [PanelLink Receiver]
分类和应用: 接收机
文件页数/大小: 44 页 / 358 K
品牌: SILICONIMAGE [ Silicon image ]
 浏览型号SII1151的Datasheet PDF文件第8页浏览型号SII1151的Datasheet PDF文件第9页浏览型号SII1151的Datasheet PDF文件第10页浏览型号SII1151的Datasheet PDF文件第11页浏览型号SII1151的Datasheet PDF文件第13页浏览型号SII1151的Datasheet PDF文件第14页浏览型号SII1151的Datasheet PDF文件第15页浏览型号SII1151的Datasheet PDF文件第16页  
SiI 1151 PanelLink Receiver  
Data Sheet  
SiI 151B (Compatible) Mode AC Specifications  
AC timings are provided here in setup/hold format at 112MHz for ease of direct comparison to the SiI 151B part.  
Timing specifications in Table 4 apply to worst-case one pixel per clock mode. For other modes and frequencies  
use the SiI 1151 Mode timings and calculation methodology, “Calculating Setup and Hold Times” on Page 12.  
Table 4. SiI 151B Mode AC Specifications  
Strap option: ST=0 (Low Drive Strength)  
Parameter  
Data, HSYNC, VSYNC  
Conditions  
Limits (ns)  
Max  
2.5  
DHLT  
DLHT  
1-to-0 Transition  
0-to-1 Transition  
CL=5pF  
CL=5pF  
2.0  
ODCK, DE  
DHLT  
Max  
1.5  
1-to-0 Transition  
0-to-1 Transition  
CL=5pF  
CL=5pF  
DLHT  
1.7  
Timing @ 112MHz  
Min  
Min  
OCK_INV=0  
OCK_INV=1  
TSETUP  
THOLD  
Data  
CL=5pF  
CL=5pF  
CL=5pF  
CL=5pF  
2.1  
1.4  
4.0  
4.8  
2.4  
1.6  
3.6  
3.8  
DE, HSYNC, VSYNC  
Data  
DE, HSYNC, VSYNC  
Strap option: ST=1 (High Drive Strength)  
Parameter  
Conditions  
Limits (ns)  
Data, HSYNC, VSYNC  
Max  
2.5  
DHLT  
DLHT  
1-to-0 Transition  
0-to-1 Transition  
CL=10pF  
CL=10pF  
2.0  
ODCK, DE  
DHLT  
Max  
1.2  
1-to-0 Transition  
0-to-1 Transition  
CL=10pF  
CL=10pF  
DLHT  
1.4  
Timing @ 112MHz  
Min  
Min  
OCK_INV=0  
OCK_INV=1  
TSETUP  
THOLD  
Data  
CL=10pF  
CL=10pF  
CL=10pF  
CL=10pF  
2.1  
1.8  
4.0  
4.3  
2.4  
2.3  
3.4  
3.3  
DE, HSYNC, VSYNC  
Data  
DE, HSYNC, VSYNC  
Notes  
1. All transitions are specified at worst case of 70ºC with minimum VCC.  
2. ODCK and DE output pins should be loaded with 10pF when ST=0 and 20pF when ST=1. If layout requires only a  
point-to-point, one load net, a discrete 10pF capacitor should be added to the net to create these loads. See Figure  
3.  
SiI-DS-0023-C  
8