欢迎访问ic37.com |
会员登录 免费注册
发布采购

SI1005-C-GM 参数 Datasheet PDF下载

SI1005-C-GM图片预览
型号: SI1005-C-GM
PDF下载: 下载PDF文件 查看货源
内容描述: 超低功耗, 64/32 KB , 10位ADC, MCU ,集成了240-960兆赫的EZRadioPRO收发器 [Ultra Low Power, 64/32 kB, 10-Bit ADC MCU with Integrated 240-960 MHz EZRadioPRO Transceiver]
分类和应用:
文件页数/大小: 376 页 / 2369 K
品牌: SILICON [ SILICON ]
 浏览型号SI1005-C-GM的Datasheet PDF文件第129页浏览型号SI1005-C-GM的Datasheet PDF文件第130页浏览型号SI1005-C-GM的Datasheet PDF文件第131页浏览型号SI1005-C-GM的Datasheet PDF文件第132页浏览型号SI1005-C-GM的Datasheet PDF文件第134页浏览型号SI1005-C-GM的Datasheet PDF文件第135页浏览型号SI1005-C-GM的Datasheet PDF文件第136页浏览型号SI1005-C-GM的Datasheet PDF文件第137页  
Si1000/1/2/3/4/5  
SFR Definition 12.1. IE: Interrupt Enable  
Bit  
7
6
5
4
3
2
1
0
EA  
ESPI0  
ET2  
ES0  
ET1  
EX1  
ET0  
EX0  
Name  
Type  
Reset  
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
SFR Page = All Pages; SFR Address = 0xA8; Bit-Addressable  
Bit  
Name  
Function  
7
EA  
Enable All Interrupts.  
Globally enables/disables all interrupts. It overrides individual interrupt mask settings.  
0: Disable all interrupt sources.  
1: Enable each interrupt according to its individual mask setting.  
6
5
4
3
2
1
0
ESPI0 Enable Serial Peripheral Interface (SPI0) Interrupt.  
This bit sets the masking of the SPI0 interrupts.  
0: Disable all SPI0 interrupts.  
1: Enable interrupt requests generated by SPI0.  
ET2  
ES0  
ET1  
EX1  
ET0  
EX0  
Enable Timer 2 Interrupt.  
This bit sets the masking of the Timer 2 interrupt.  
0: Disable Timer 2 interrupt.  
1: Enable interrupt requests generated by the TF2L or TF2H flags.  
Enable UART0 Interrupt.  
This bit sets the masking of the UART0 interrupt.  
0: Disable UART0 interrupt.  
1: Enable UART0 interrupt.  
Enable Timer 1 Interrupt.  
This bit sets the masking of the Timer 1 interrupt.  
0: Disable all Timer 1 interrupt.  
1: Enable interrupt requests generated by the TF1 flag.  
Enable External Interrupt 1.  
This bit sets the masking of External Interrupt 1.  
0: Disable external interrupt 1.  
1: Enable interrupt requests generated by the INT1 input.  
Enable Timer 0 Interrupt.  
This bit sets the masking of the Timer 0 interrupt.  
0: Disable all Timer 0 interrupt.  
1: Enable interrupt requests generated by the TF0 flag.  
Enable External Interrupt 0.  
This bit sets the masking of External Interrupt 0.  
0: Disable external interrupt 0.  
1: Enable interrupt requests generated by the INT0 input.  
Rev. 1.0  
133