欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F502-IM 参数 Datasheet PDF下载

C8051F502-IM图片预览
型号: C8051F502-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用: 微控制器和处理器外围集成电路PC时钟
文件页数/大小: 312 页 / 2813 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F502-IM的Datasheet PDF文件第85页浏览型号C8051F502-IM的Datasheet PDF文件第86页浏览型号C8051F502-IM的Datasheet PDF文件第87页浏览型号C8051F502-IM的Datasheet PDF文件第88页浏览型号C8051F502-IM的Datasheet PDF文件第90页浏览型号C8051F502-IM的Datasheet PDF文件第91页浏览型号C8051F502-IM的Datasheet PDF文件第92页浏览型号C8051F502-IM的Datasheet PDF文件第93页  
C8051F50x-F51x  
Table 11.1. CIP-51 Instruction Set Summary (Prefetch-Enabled)  
Mnemonic  
Description  
Bytes  
Clock  
Cycles  
Arithmetic Operations  
ADD A, Rn  
ADD A, direct  
ADD A, @Ri  
ADD A, #data  
ADDC A, Rn  
ADDC A, direct  
ADDC A, @Ri  
ADDC A, #data  
SUBB A, Rn  
SUBB A, direct  
SUBB A, @Ri  
SUBB A, #data  
INC A  
INC Rn  
INC direct  
INC @Ri  
DEC A  
DEC Rn  
DEC direct  
DEC @Ri  
INC DPTR  
MUL AB  
DIV AB  
Add register to A  
Add direct byte to A  
Add indirect RAM to A  
Add immediate to A  
Add register to A with carry  
Add direct byte to A with carry  
Add indirect RAM to A with carry  
Add immediate to A with carry  
Subtract register from A with borrow  
Subtract direct byte from A with borrow  
Subtract indirect RAM from A with borrow  
Subtract immediate from A with borrow  
Increment A  
1
2
1
2
1
2
1
2
1
2
1
2
1
1
2
1
1
1
2
1
1
1
1
1
1
2
2
2
1
2
2
2
1
2
2
2
1
1
2
2
1
1
2
2
1
4
8
1
Increment register  
Increment direct byte  
Increment indirect RAM  
Decrement A  
Decrement register  
Decrement direct byte  
Decrement indirect RAM  
Increment Data Pointer  
Multiply A and B  
Divide A by B  
Decimal adjust A  
DA A  
Logical Operations  
ANL A, Rn  
AND Register to A  
AND direct byte to A  
AND indirect RAM to A  
AND immediate to A  
AND A to direct byte  
AND immediate to direct byte  
OR Register to A  
OR direct byte to A  
OR indirect RAM to A  
OR immediate to A  
OR A to direct byte  
1
2
1
2
2
3
1
2
1
2
2
3
1
2
1
1
2
2
2
2
3
1
2
2
2
2
3
1
2
2
ANL A, direct  
ANL A, @Ri  
ANL A, #data  
ANL direct, A  
ANL direct, #data  
ORL A, Rn  
ORL A, direct  
ORL A, @Ri  
ORL A, #data  
ORL direct, A  
ORL direct, #data  
XRL A, Rn  
OR immediate to direct byte  
Exclusive-OR Register to A  
Exclusive-OR direct byte to A  
Exclusive-OR indirect RAM to A  
XRL A, direct  
XRL A, @Ri  
Note: Certain instructions take a variable number of clock cycles to execute depending on instruction alignment and  
the FLRT setting (SFR Definition 15.3).  
Rev. 1.1  
89  
 复制成功!