欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F502-IM 参数 Datasheet PDF下载

C8051F502-IM图片预览
型号: C8051F502-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用: 微控制器和处理器外围集成电路PC时钟
文件页数/大小: 312 页 / 2813 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F502-IM的Datasheet PDF文件第244页浏览型号C8051F502-IM的Datasheet PDF文件第245页浏览型号C8051F502-IM的Datasheet PDF文件第246页浏览型号C8051F502-IM的Datasheet PDF文件第247页浏览型号C8051F502-IM的Datasheet PDF文件第249页浏览型号C8051F502-IM的Datasheet PDF文件第250页浏览型号C8051F502-IM的Datasheet PDF文件第251页浏览型号C8051F502-IM的Datasheet PDF文件第252页  
C8051F50x-F51x  
SFR Definition 24.1. SCON0: Serial Port 0 Control  
Bit  
7
OVR0  
R/W  
0
6
PERR0  
R/W  
0
5
4
REN0  
R/W  
0
3
TBX0  
R/W  
0
2
RBX0  
R/W  
0
1
TI0  
R/W  
0
0
RI0  
R/W  
0
Name  
Type  
Reset  
THRE0  
R
1
SFR Address = 0x98; Bit-Addressable; SFR Page = 0x00  
Bit  
Name  
Function  
7
OVR0  
Receive FIFO Overrun Flag.  
0: Receive FIFO Overrun has not occurred  
1: Receive FIFO Overrun has occurred; A received character has been discarded due  
to a full FIFO.  
6
PERR0 Parity Error Flag.  
When parity is enabled, this bit indicates that a parity error has occurred. It is set to 1  
when the parity of the oldest byte in the FIFO does not match the selected Parity Type.  
0: Parity error has not occurred  
1: Parity error has occurred.  
This bit must be cleared by software.  
5
4
THRE0 Transmit Holding Register Empty Flag.  
0: Transmit Holding Register not Empty—do not write to SBUF0.  
1: Transmit Holding Register Empty—it is safe to write to SBUF0.  
REN0  
Receive Enable.  
This bit enables/disables the UART receiver. When disabled, bytes can still be read  
from the receive FIFO.  
0: UART1 reception disabled.  
1: UART1 reception enabled.  
3
2
TBX0  
RBX0  
Extra Transmission Bit.  
The logic level of this bit will be assigned to the extra transmission bit when XBE0 is set  
to 1. This bit is not used when Parity is enabled.  
Extra Receive Bit.  
RBX0 is assigned the value of the extra bit when XBE1 is set to 1. If XBE1 is cleared to  
0, RBX1 will be assigned the logic level of the first stop bit. This bit is not valid when  
Parity is enabled.  
1
0
TI0  
RI0  
Transmit Interrupt Flag.  
Set to a 1 by hardware after data has been transmitted, at the beginning of the STOP  
bit. When the UART0 interrupt is enabled, setting this bit causes the CPU to vector to  
the UART0 interrupt service routine. This bit must be cleared manually by software.  
Receive Interrupt Flag.  
Set to 1 by hardware when a byte of data has been received by UART0 (set at the  
STOP bit sampling time). When the UART0 interrupt is enabled, setting this bit to 1  
causes the CPU to vector to the UART0 interrupt service routine. This bit must be  
cleared manually by software. Note that RI0 will remain set to ‘1’ as long as there is  
data still in the UART FIFO. After the last byte has been shifted from the FIFO to  
SBUF0, RI0 can be cleared.  
248  
Rev. 1.1  
 复制成功!