欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F502-IM 参数 Datasheet PDF下载

C8051F502-IM图片预览
型号: C8051F502-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用: 微控制器和处理器外围集成电路PC时钟
文件页数/大小: 312 页 / 2813 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F502-IM的Datasheet PDF文件第245页浏览型号C8051F502-IM的Datasheet PDF文件第246页浏览型号C8051F502-IM的Datasheet PDF文件第247页浏览型号C8051F502-IM的Datasheet PDF文件第248页浏览型号C8051F502-IM的Datasheet PDF文件第250页浏览型号C8051F502-IM的Datasheet PDF文件第251页浏览型号C8051F502-IM的Datasheet PDF文件第252页浏览型号C8051F502-IM的Datasheet PDF文件第253页  
C8051F50x-F51x  
SFR Definition 24.2. SMOD0: Serial Port 0 Control  
Bit  
7
MCE0  
R/W  
0
6
5
4
3
2
1
XBE0  
R/W  
0
0
SBL0  
R/W  
0
Name  
Type  
Reset  
S0PT[1:0]  
PE0  
R/W  
0
S0DL[1:0]  
R/W  
0
R
0
R/W  
1
R/W  
1
SFR Address = 0xA9; SFR Page = 0x00  
Bit  
Name  
Function  
7
MCE0  
Multiprocessor Communication Enable.  
0: RI0 will be activated if stop bit(s) are 1.  
1: RI0 will be activated if stop bit(s) and extra bit are 1. Extra bit must be enabled using  
XBE0.  
6:5 S0PT[1:0] Parity Type Select Bits.  
00: Odd Parity  
01: Even Parity  
10: Mark Parity  
11: Space Parity.  
4
PE0  
Parity Enable.  
This bit enables hardware parity generation and checking. The parity type is selected  
by bits S0PT[1:0] when parity is enabled.  
0: Hardware parity is disabled.  
1: Hardware parity is enabled.  
3:2 S0DL[1:0] Data Length.  
00: 5-bit data  
01: 6-bit data  
10: 7-bit data  
11: 8-bit data  
1
0
XBE0  
SBL0  
Extra Bit Enable.  
When enabled, the value of TBX0 will be appended to the data field  
0: Extra Bit is disabled.  
1: Extra Bit is enabled.  
Stop Bit Length.  
0: Short—stop bit is active for one bit time  
1: Long—stop bit is active for two bit times (data length = 6, 7, or 8 bits), or 1.5 bit times  
(data length = 5 bits).  
Rev. 1.1  
249  
 复制成功!