欢迎访问ic37.com |
会员登录 免费注册
发布采购

SAB82526N 参数 Datasheet PDF下载

SAB82526N图片预览
型号: SAB82526N
PDF下载: 下载PDF文件 查看货源
内容描述: 高层次的串行通信 [High-Level Serial Communication]
分类和应用: 外围集成电路数据传输通信时钟
文件页数/大小: 126 页 / 741 K
品牌: SIEMENS [ Siemens Semiconductor Group ]
 浏览型号SAB82526N的Datasheet PDF文件第36页浏览型号SAB82526N的Datasheet PDF文件第37页浏览型号SAB82526N的Datasheet PDF文件第38页浏览型号SAB82526N的Datasheet PDF文件第39页浏览型号SAB82526N的Datasheet PDF文件第41页浏览型号SAB82526N的Datasheet PDF文件第42页浏览型号SAB82526N的Datasheet PDF文件第43页浏览型号SAB82526N的Datasheet PDF文件第44页  
SAB 82525  
SAB 82526  
SAF 82525  
SAF 82526  
Five interrupt indications can be read directly from the ISTA register and another six interrupt  
indications from the extended interrupt register (EXIR).  
After the HSCX has requested an interrupt by setting its INT pin to low, the CPU must first read  
the interrupt status register of channel B (ISTA-B) in the associated interrupt service routine.  
The three lowest order bits (bit 2-0) of ISTA-B (ICA, EXA, EXB) point are set to those registers  
in which the actual interrupt source is indicated. It is possible that several interrupt sources are  
indicated referring to one interrupt request (e.g. if the ICA bit is set, at least one interrupt is  
indicated in the ISTA register of channel A).  
An interrupt source from channel B is implicitly indicated by bits 7-3 of ISTA-B; therefore these  
bits must also always be checked.  
The INT pin of the HSCX remains active until all interrupt sources are cleared by reading the  
corresponding interrupt register. Therefore it is possible that the INT pin is still active when the  
interrupt service routine is finished.  
For some interrupt controllers or CPUs it might be necessary to generate a new edge on the  
interrupt line to recognize pending interrupts. This can be done by masking all interrupts at the  
end of the interrupt service routine (writing FFH into the MASK register) and write back the old  
mask to the MASK register.  
The HSCX interrupt sources can be logically grouped into  
– receive interrupts,  
– transmit interrupts, and  
– special condition interrupts.  
Each interrupt indication of the ISTA registers can be selectively masked by setting the  
respective bit in the MASK register.  
The following tables give a complete overview of the individual interrupt indications and the  
cause of their activation as well as specific restrictions (marked with ’’*’’).  
Semiconductor Group  
40