欢迎访问ic37.com |
会员登录 免费注册
发布采购

K9F5608D0C 参数 Datasheet PDF下载

K9F5608D0C图片预览
型号: K9F5608D0C
PDF下载: 下载PDF文件 查看货源
内容描述: 32M ×8位, 16M x 16位NAND闪存 [32M x 8 Bit , 16M x 16 Bit NAND Flash Memory]
分类和应用: 闪存
文件页数/大小: 42 页 / 679 K
品牌: SAMSUNG [ SAMSUNG ]
 浏览型号K9F5608D0C的Datasheet PDF文件第25页浏览型号K9F5608D0C的Datasheet PDF文件第26页浏览型号K9F5608D0C的Datasheet PDF文件第27页浏览型号K9F5608D0C的Datasheet PDF文件第28页浏览型号K9F5608D0C的Datasheet PDF文件第30页浏览型号K9F5608D0C的Datasheet PDF文件第31页浏览型号K9F5608D0C的Datasheet PDF文件第32页浏览型号K9F5608D0C的Datasheet PDF文件第33页  
K9F5608Q0C  
K9F5608D0C  
K9F5608U0C  
K9F5616Q0C  
K9F5616D0C  
K9F5616U0C  
FLASH MEMORY  
DEVICE OPERATION  
PAGE READ  
Upon initial device power up, the device defaults to Read1 mode. This operation is also initiated by writing 00h to the command regis-  
ter along with three address cycles. Once the command is latched, it does not need to be written for the following page read opera-  
tion. Two types of operations are available : random read, serial page read.  
The random read mode is enabled when the page address is changed. The 528 bytes(X8 device) or 264 words(X16 device) of data  
within the selected page are transferred to the data registers in less than 10ms(tR). The system controller can detect the completion of  
this data transfer(tR) by analyzing the output of R/B pin. Once the data in a page is loaded into the registers, they may be read out in  
50ns(K9F5616Q0C : 60ns) cycle time by sequentially pulsing RE. High to low transitions of the RE clock output the data starting from  
the selected column address up to the last column address.  
The way the Read1 and Read2 commands work is like a pointer set to either the main area or the spare area. Addresses A0~A3(X8  
device) or A0~A2(X16 device) set the starting address of the spare area while addresses A4~A7 are ignored in X8 device case or  
A3~A7 must be "L" in X16 device case. The Read1 command is needed to move the pointer back to the main area. Figures 8,9 show  
typical sequence and timings for each read operation.  
Sequential Row Read is available only on K9F5608U0C_Y,P,V,F or K9F5608D0C_Y,P :  
After the data of last column address is clocked out, the next page is automatically selected for sequential row read. Waiting 10ms  
again allows reading the selected page. The sequential row read operation is terminated by bringing CE high. Unless the operation  
is aborted, the page address is automatically incremented for sequential row read as in Read1 operation and spare sixteen bytes of  
each page may be sequentially read. The Sequential Read 1 and 2 operation is allowed only within a block and after the last page of  
a block is readout, the sequential read operation must be terminated by bringing CE high. When the page address moves onto the  
next block, read command and address must be given. Figures 8-1, 9-1 show typical sequence and timings for sequential row read  
operation.  
Figure8. Read1 Operation  
CLE  
On K9F5608U0C_Y,P,V,F or K9F5608D0C_Y,P  
CE must be held  
CE  
low during tR  
WE  
ALE  
R/B  
tR  
RE  
I/Ox  
Start Add.(3Cycle)  
00h  
Data Output(Sequential)  
X8 device : A0 ~ A7 & A9 ~ A24  
X16 device : A0 ~ A7 & A9 ~ A24  
(00h Command)  
(01h Command)  
1)  
1st half array 2st half array  
Main array  
Data Field  
Spare Field  
Data Field  
Spare Field  
NOTE: 1) After data access on 2nd half array by 01h command, the start pointer is automatically moved to 1st half  
array (00h) at next cycle. 01h command is only available on X8 device(K9F5608X0C).  
29  
 复制成功!