欢迎访问ic37.com |
会员登录 免费注册
发布采购

K4S641632K-UC60 参数 Datasheet PDF下载

K4S641632K-UC60图片预览
型号: K4S641632K-UC60
PDF下载: 下载PDF文件 查看货源
内容描述: [Synchronous DRAM, 4MX16, 5ns, CMOS, PDSO54, 0.400 X 0.875 INCH, 0.80 MM PITCH, ROHS COMPLIANT, TSOP2-54]
分类和应用: 时钟动态存储器光电二极管内存集成电路
文件页数/大小: 14 页 / 327 K
品牌: SAMSUNG [ SAMSUNG ]
 浏览型号K4S641632K-UC60的Datasheet PDF文件第1页浏览型号K4S641632K-UC60的Datasheet PDF文件第2页浏览型号K4S641632K-UC60的Datasheet PDF文件第4页浏览型号K4S641632K-UC60的Datasheet PDF文件第5页浏览型号K4S641632K-UC60的Datasheet PDF文件第6页浏览型号K4S641632K-UC60的Datasheet PDF文件第7页浏览型号K4S641632K-UC60的Datasheet PDF文件第8页浏览型号K4S641632K-UC60的Datasheet PDF文件第9页  
K4S640832K  
K4S641632K  
Synchronous DRAM  
2M x 8Bit x 4Banks / 1M x 16Bit x 4Banks SDRAM  
FEATURES  
• JEDEC standard 3.3V power supply  
• LVTTL compatible with multiplexed address  
• Four banks operation  
• MRS cycle with address key programs  
-. CAS latency (2 & 3)  
-. Burst length (1, 2, 4, 8 & Full page)  
-. Burst type (Sequential & Interleave)  
• All inputs are sampled at the positive going edge of the system clock  
• Burst read single-bit write operation  
• DQM (x8) & L(U)DQM (x16) for masking  
• Auto & self refresh  
• 64ms refresh period (4K cycle)  
• Pb/Pb-free Package  
• RoHS compliant for Pb-free Package  
GENERAL DESCRIPTION  
The K4S640832K / K4S641632K is 67,108,864 bits synchronous high data rate Dynamic RAM organized as 4 x 2,097,152 words by 8  
bits, / 4 x 1,048,576 words by 16 bits, fabricated with SAMSUNGs high performance CMOS technology. Synchronous design allows  
precise cycle control with the use of system clock I/O transactions are possible on every clock cycle. Range of operating frequencies,  
programmable burst length and programmable latencies allow the same device to be useful for a variety of high bandwidth, high perfor-  
mance memory system applications.  
Ordering Information  
Part No.  
Orgainization  
Max Freq.  
Interface  
Package  
K4S640832K-T(U)C/L75  
K4S641632K-T(U)C/L50  
K4S641632K-T(U)C/L60  
K4S641632K-T(U)C/L75  
8Mb x 8  
133MHz(CL=3)  
200MHz(CL=3)  
166MHz(CL=3)  
133MHz(CL=3)  
54pin TSOP(II)  
Pb (Pb-free)  
LVTTL  
4Mb x 16  
Organization  
Row Address  
Column Address  
A0-A8  
8Mx8  
4Mx16  
A0~A11  
A0~A11  
A0-A7  
Row & Column address configuration  
Rev. 1.1 February 2006  
3 of 14  
 复制成功!