DMAC
9.2 DMAC Related Registers
9
DMA3 Channel Control Register 0 (DM3CNT0)
<Address: H’0080 0440>
b0
1
2
3
4
5
6
b7
MDSEL3 TREQF3
REQSL3
TENL3 TSZSL3 SADSL3 DADSL3
0
0
0
0
0
0
0
0
<After reset: H’00>
b
0
Bit Name
MDSEL3
Function
R
R
W
W
0: Normal mode
DMA3 transfer mode select bit
1: Ring buffer mode
1
TREQF3
0: Transfer not requested
1: Transfer requested
R(Note 1)
DMA3 transfer request flag bit
2, 3
REQSL3
00: Software start
R
W
DMA3 transfer request source select bit
01: SIO0_TXD (transmit buffer empty)
10: SIO1_RXD
11: Extended DMA3 transfer request source select
(DMA3 Channel Control Register 1)
4
5
6
7
TENL3
0: Disable transfer
1: Enable transfer
R
R
R
R
W
W
W
W
DMA3 transfer enable bit
TSZSL3
0: 16 bits
1: 8 bits
DMA3 transfer size select bit
SADSL3
0: Fixed
DMA3 source address direction select bit
1: Increment
DADSL3
0: Fixed
DMA3 destination address direction select bit
1: Increment
Note 1: Only writing "0" is effective. Writing "1" has no effect; the bit retains the value it had before the write.
DMA3 Channel Control Register 1 (DM3CNT1)
<Address: H’0080 0441>
b8
0
9
0
10
0
11
0
12
0
13
14
b15
0
REQESEL3
0
0
<After reset: H’00>
b
Bit Name
Function
R
0
W
0
8–11
No function assigned. Fix to "0".
REQESEL3
12–15
0000: MJT(TIN0)
R
W
Extended DMA3 transfer request source select bit
0001: One DMA2 transfer completed
0010: AD1 conversion completed
0011: Common 1) MJT (input event bus 1)
0100: Common 2) MJT (input event bus 3)
0101: Common 3) MJT (output event bus 2)
0110: Common 4) MJT (output event bus 3)
0111: Common 5) AD0 conversion completed
1000: Common 6) MJT (TIN0S)
1001: Common 7) MJT (TIO8_udf)
1010: Settings inhibited
|
|
1111: Settings inhibited
32180 Group User’s Manual (Rev.1.0)
9-9