欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD64F36077G 参数 Datasheet PDF下载

HD64F36077G图片预览
型号: HD64F36077G
PDF下载: 下载PDF文件 查看货源
内容描述: 旧公司名称在产品目录等资料 [Old Company Name in Catalogs and Other Documents]
分类和应用:
文件页数/大小: 566 页 / 3220 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD64F36077G的Datasheet PDF文件第367页浏览型号HD64F36077G的Datasheet PDF文件第368页浏览型号HD64F36077G的Datasheet PDF文件第369页浏览型号HD64F36077G的Datasheet PDF文件第370页浏览型号HD64F36077G的Datasheet PDF文件第372页浏览型号HD64F36077G的Datasheet PDF文件第373页浏览型号HD64F36077G的Datasheet PDF文件第374页浏览型号HD64F36077G的Datasheet PDF文件第375页  
Section 17 I2C Bus Interface 2 (IIC2)  
Initial  
Bit  
Bit Name Value  
R/W  
Description  
6
WAIT  
0
R/W  
Wait Insertion Bit  
In master mode with the I2C bus format, this bit selects  
whether to insert a wait after data transfer except the  
acknowledge bit. When WAIT is set to 1, after the fall of  
the clock for the final data bit, low period is extended for  
two transfer clocks. If WAIT is cleared to 0, data and  
acknowledge bits are transferred consecutively with no  
wait inserted.  
The setting of this bit is invalid in slave mode with the I2C  
bus format or with the clock synchronous serial format.  
5, 4  
3
All 1  
1
Reserved  
These bits are always read as 1, and cannot be modified.  
BC Write Protect  
BCWP  
R/W  
This bit controls the BC2 to BC0 modifications. When  
modifying BC2 to BC0, this bit should be cleared to 0 and  
use the MOV instruction. In clock synchronous serial  
mode, BC should not be modified.  
0: When writing, values of BC2 to BC0 are set.  
1: When reading, 1 is always read.  
When writing, settings of BC2 to BC0 are invalid.  
Rev. 3.00 Sep. 10, 2007 Page 337 of 528  
REJ09B0216-0300  
 复制成功!