欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD64F36077G 参数 Datasheet PDF下载

HD64F36077G图片预览
型号: HD64F36077G
PDF下载: 下载PDF文件 查看货源
内容描述: 旧公司名称在产品目录等资料 [Old Company Name in Catalogs and Other Documents]
分类和应用:
文件页数/大小: 566 页 / 3220 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD64F36077G的Datasheet PDF文件第362页浏览型号HD64F36077G的Datasheet PDF文件第363页浏览型号HD64F36077G的Datasheet PDF文件第364页浏览型号HD64F36077G的Datasheet PDF文件第365页浏览型号HD64F36077G的Datasheet PDF文件第367页浏览型号HD64F36077G的Datasheet PDF文件第368页浏览型号HD64F36077G的Datasheet PDF文件第369页浏览型号HD64F36077G的Datasheet PDF文件第370页  
Section 17 I2C Bus Interface 2 (IIC2)  
17.3  
Register Descriptions  
The I2C bus interface 2 has the following registers:  
I2C bus control register 1 (ICCR1)  
I2C bus control register 2 (ICCR2)  
I2C bus mode register (ICMR)  
I2C bus interrupt enable register (ICIER)  
I2C bus status register (ICSR)  
I2C bus slave address register (SAR)  
I2C bus transmit data register (ICDRT)  
I2C bus receive data register (ICDRR)  
I2C bus shift register (ICDRS)  
17.3.1  
I2C Bus Control Register 1 (ICCR1)  
ICCR1 enables or disables the I2C bus interface 2, controls transmission or reception, and selects  
master or slave mode, transmission or reception, and transfer clock frequency in master mode.  
Initial  
Bit  
Bit Name Value  
R/W  
Description  
7
ICE  
0
R/W  
I2C Bus Interface Enable  
0: This module is halted. (SCL and SDA pins are set to  
port function.)  
1: This bit is enabled for transfer operations. (SCL and  
SDA pins are bus drive state.)  
6
RCVD  
0
R/W  
Reception Disable  
This bit enables or disables the next operation when TRS  
is 0 and ICDRR is read.  
0: Enables next reception  
1: Disables next reception  
Rev. 3.00 Sep. 10, 2007 Page 332 of 528  
REJ09B0216-0300  
 复制成功!