欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD64F36077G 参数 Datasheet PDF下载

HD64F36077G图片预览
型号: HD64F36077G
PDF下载: 下载PDF文件 查看货源
内容描述: 旧公司名称在产品目录等资料 [Old Company Name in Catalogs and Other Documents]
分类和应用:
文件页数/大小: 566 页 / 3220 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD64F36077G的Datasheet PDF文件第215页浏览型号HD64F36077G的Datasheet PDF文件第216页浏览型号HD64F36077G的Datasheet PDF文件第217页浏览型号HD64F36077G的Datasheet PDF文件第218页浏览型号HD64F36077G的Datasheet PDF文件第220页浏览型号HD64F36077G的Datasheet PDF文件第221页浏览型号HD64F36077G的Datasheet PDF文件第222页浏览型号HD64F36077G的Datasheet PDF文件第223页  
Section 12 Timer V  
Section 12 Timer V  
Timer V is an 8-bit timer based on an 8-bit counter. Timer V counts external events. Compare-  
match signals with two registers can also be used to reset the counter, request an interrupt, or  
output a pulse signal with an arbitrary duty cycle. Counting can be initiated by a trigger input at  
the TRGV pin, enabling pulse output control to be synchronized to the trigger, with an arbitrary  
delay from the trigger input. Figure 12.1 shows a block diagram of timer V.  
12.1  
Features  
Choice of seven clock signals is available.  
Choice of six internal clock sources (φ/128, φ/64, φ/32, φ/16, φ/8, φ/4) or an external clock.  
Counter can be cleared by compare match A or B, or by an external reset signal. If the count  
stop function is selected, the counter can be halted when cleared.  
Timer output is controlled by two independent compare match signals, enabling pulse output  
with an arbitrary duty cycle, PWM output, and other applications.  
Three interrupt sources: compare match A, compare match B, timer overflow  
Counting can be initiated by trigger input at the TRGV pin. The rising edge, falling edge, or  
both edges of the TRGV input can be selected.  
TIM08V0A_000120030300  
Rev. 3.00 Sep. 10, 2007 Page 185 of 528  
REJ09B0216-0300  
 复制成功!