欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第377页浏览型号HD6417709SF133B的Datasheet PDF文件第378页浏览型号HD6417709SF133B的Datasheet PDF文件第379页浏览型号HD6417709SF133B的Datasheet PDF文件第380页浏览型号HD6417709SF133B的Datasheet PDF文件第382页浏览型号HD6417709SF133B的Datasheet PDF文件第383页浏览型号HD6417709SF133B的Datasheet PDF文件第384页浏览型号HD6417709SF133B的Datasheet PDF文件第385页  
Bits 31 to 21—Reserved: These bits are always read as 0. The write value should always be 0.  
Bit 20—Direct/Indirect Selection (DI): Selects direct address mode or indirect address mode in  
channel 3.  
This bit is only valid in CHCR3. Writing to this bit is invalid in CHCR0 to CHCR2; 0 is read if  
this bit is read. The write value should always be 0. When using 16-byte transfer, direct address  
mode must be specified. Operation is not guaranteed if indirect address mode is specified.  
Bit 20: DI  
Description  
0
1
Direct address mode operation for channel 3  
Indirect address mode operation for channel 3  
(Initial value)  
Bit 19—Source Address Reload Bit (RO): Selects whether the source address initial value is  
reloaded in channel 2.  
This bit is only valid in CHCR2. Writing to this bit is invalid in CHCR0, CHCR1, and CHCR3; 0  
is read if this bit is read. The write value should always be 0. When using 16-byte transfer, this bit  
must be cleared to 0, specifying non-reloading. Operation is not guaranteed if reloading is  
specified.  
Bit 19: RO  
Description  
0
1
Source address is not reloaded  
Source address is reloaded  
(Initial value)  
Bit 18—Request Check Level Bit (RL): Specifies whether DRAK (DREQ acknowledge) signal  
output is active-high or active-low.  
This bit is only valid in CHCR0 and CHCR1. Writing to this bit is invalid in CHCR2 and  
CHCR3; 0 is read if this bit is read. The write value should always be 0.  
Bit 18: RL  
Description  
0
1
Active-low DRAK output  
Active-high DRAK output  
(Initial value)  
Rev. 5.00, 09/03, page 337 of 760  
 复制成功!