欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第378页浏览型号HD6417709SF133B的Datasheet PDF文件第379页浏览型号HD6417709SF133B的Datasheet PDF文件第380页浏览型号HD6417709SF133B的Datasheet PDF文件第381页浏览型号HD6417709SF133B的Datasheet PDF文件第383页浏览型号HD6417709SF133B的Datasheet PDF文件第384页浏览型号HD6417709SF133B的Datasheet PDF文件第385页浏览型号HD6417709SF133B的Datasheet PDF文件第386页  
Bit 17—Acknowledge Mode Bit (AM): Specifies whether DACK is output in the data read cycle  
or in the data write cycle in dual address mode.  
DACK is always output in single address mode, regardless of this bit specification.  
This bit is only valid in CHCR0 and CHCR1. Writing to this bit is invalid in CHCR2 and  
CHCR3; 0 is read if this bit is read. The write value should always be 0.  
Bit 17: AM  
Description  
0
1
DACK output in read cycle  
DACK output in write cycle  
(Initial value)  
Bit 16—Acknowledge Level (AL): Specifies whether DACK (acknowledge) signal output is  
active-high or active-low.  
This bit is only valid in CHCR0 and CHCR1. Writing to this bit is invalid in CHCR2 and  
CHCR3; 0 is read if this bit is read. The write value should always be 0.  
Bit 16: AL  
Description  
0
1
Active-low DACK output  
Active-high DACK output  
(Initial value)  
Bits 15 and 14—Destination Address Mode Bits 1 and 0 (DM1, DM0): Select whether the  
DMA destination address is incremented, decremented, or left fixed.  
Bit 15: DM1  
Bit 14: DM0  
Description  
0
0
0
1
Fixed destination address  
(Initial value)  
Destination address is incremented (+1 in 8-bit transfer, +2 in  
16-bit transfer, +4 in 32-bit transfer, +16 in 16-byte transfer)  
1
1
0
1
Destination address is decremented (–1 in 8-bit transfer, –2 in  
16-bit transfer, –4 in 32-bit transfer; illegal setting in 16-byte  
transfer)  
Setting prohibited  
Rev. 5.00, 09/03, page 338 of 760  
 复制成功!