欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第341页浏览型号HD6417709SF133B的Datasheet PDF文件第342页浏览型号HD6417709SF133B的Datasheet PDF文件第343页浏览型号HD6417709SF133B的Datasheet PDF文件第344页浏览型号HD6417709SF133B的Datasheet PDF文件第346页浏览型号HD6417709SF133B的Datasheet PDF文件第347页浏览型号HD6417709SF133B的Datasheet PDF文件第348页浏览型号HD6417709SF133B的Datasheet PDF文件第349页  
Tp  
TRs1  
(TRs2)  
(TRs2)  
TRs3  
(Tpc)  
(Tpc)  
CKIO  
CKE  
CSn  
RAS3U, RAS3L  
CASU, CASL  
RD/WR  
Figure 10.27 Synchronous DRAM Self-Refresh Timing  
Relationship between Refresh Requests and Bus Cycle Requests  
If a refresh request is generated during execution of a bus cycle, execution of the refresh is  
deferred until the bus cycle is completed. If a refresh request occurs when the bus has been  
released by the bus arbiter, refresh execution is deferred until the bus is acquired. If a match  
between RTCNT and RTCOR occurs while a refresh is waiting to be executed, so that a new  
refresh request is generated, the previous refresh request is eliminated. In order for refreshing  
to be performed normally, care must be taken to ensure that no bus cycle or bus right occurs  
that is longer than the refresh interval. When a refresh request is generated, the IRQOUT pin is  
asserted (driven low). Therefore, normal refreshing can be performed by having the IRQOUT  
pin monitored by a bus master other than the SH7709S requesting the bus, or the bus arbiter,  
and returning the bus to the SH7709S. When refreshing is started, and if no other interrupt  
request has been generated, the IRQOUT pin is negated (driven high).  
Rev. 5.00, 09/03, page 301 of 760  
 复制成功!