Standby to Power-On Reset
Oscillation stops Reset
CKIO, CKIO2*7
RESETP*1
Normal*5
Standby*4
2
Reset*3
Normal*5
STATUS
*
0 to 10 Bcyc*6
0 to 30 Bcyc*6
Notes: 1. When standby mode is cleared with a power-on reset, the WDT does not
count. Keep RESETP low during the PLL’s oscillation settling time.
2. Undefined
3. Reset:
HH (STATUS1 high, STATUS0 high)
4. Standby: LH (STATUS1 low, STATUS0 high)
5. Normal: LL (STATUS1 low, STATUS0 low)
6. Bcyc: Bus clock cycle
7. The CKIO2 output is available only in clock modes 0, 1, and 2.
Figure 8.5 Standby to Power-On Reset STATUS Output
Rev. 5.00, 09/03, page 195 of 760