欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第139页浏览型号HD6417709SF133B的Datasheet PDF文件第140页浏览型号HD6417709SF133B的Datasheet PDF文件第141页浏览型号HD6417709SF133B的Datasheet PDF文件第142页浏览型号HD6417709SF133B的Datasheet PDF文件第144页浏览型号HD6417709SF133B的Datasheet PDF文件第145页浏览型号HD6417709SF133B的Datasheet PDF文件第146页浏览型号HD6417709SF133B的Datasheet PDF文件第147页  
4.5.3  
Interrupts  
1. NMI  
— Conditions: NMI pin edge detection  
— Operations: PC after the instruction that receives the interrupt is saved to SPC, and SR at  
the point the interrupt is accepted is saved to SSR. H'01C0 is set to INTEVT and  
INTEVT2. The BL, MD, and RB bits of the SR are set to 1 and a branch occurs to PC =  
VBR + H'0600. This interrupt is not masked by SR.IMASK and is accepted with top  
priority when the BL bit in SR is 0. When the BL bit is 1, the interrupt is masked. See  
section 6, Interrupt Controller (INTC), for more information.  
2. IRL Interrupts  
— Conditions: The value of the interrupt mask bits in SR is lower than the IRL3–IRL0 level  
and the BL bit in SR is 0. The interrupt is accepted at an instruction boundary.  
— Operations: The PC value after the instruction at which the interrupt is accepted is saved to  
SPC. SR at the time the interrupt is accepted is saved to SSR. The code corresponding to  
the IRL3–IRL0 level is set in INTEVT and INTEVT2. The corresponding code is given as  
H'200 + [IRL3–IRL0] × H'20. See table 6.5, for the corresponding codes. The BL, MD, and  
RB bits in SR are set to 1 and a branch occurs to VBR + H'0600. The received level is not  
set in SR.IMASK. See section 6, Interrupt Controller (INTC), for more information.  
3. IRQ Pin Interrupts  
— Conditions: The IRQ pin is asserted, SR.IMASK is lower than the IRQ priority level, and  
the BL bit in SR is 0. The interrupt is accepted at an instruction boundary.  
— Operations: The PC value after the instruction at which the interrupt is accepted is saved to  
SPC. SR at the point the interrupt is accepted is saved to SSR. The code corresponding to  
the interrupt source is set in INTEVT and INTEVT2. The BL, MD, and RB bits in SR are  
set to 1 and a branch occurs to VBR + H'0600. The received level is not set in the interrupt  
mask bits in SR. See section 6, Interrupt Controller (INTC), for more information.  
4. PINT Pin Interrupts  
— Conditions: The PINT pin is asserted, the interrupt mask bits in SR. is lower than the PINT  
priority level, and the BL bit in SR is 0. The interrupt is accepted at an instruction  
boundary.  
— Operations: The PC value after the instruction at which the interrupt is accepted is saved to  
SPC. SR at the point the interrupt is accepted is saved to SSR. The code corresponding to  
the interrupt source is set in INTEVT and INTEVT2. The BL, MD, and RB bits of SR are  
set to 1 and a branch occurs to VBR + H'0600. The received level is not set in the interrupt  
mask bits in SR. See section 6, Interrupt Controller (INTC), for more information.  
Rev. 5.00, 09/03, page 99 of 760  
 复制成功!