欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第138页浏览型号HD6417709SF133B的Datasheet PDF文件第139页浏览型号HD6417709SF133B的Datasheet PDF文件第140页浏览型号HD6417709SF133B的Datasheet PDF文件第141页浏览型号HD6417709SF133B的Datasheet PDF文件第143页浏览型号HD6417709SF133B的Datasheet PDF文件第144页浏览型号HD6417709SF133B的Datasheet PDF文件第145页浏览型号HD6417709SF133B的Datasheet PDF文件第146页  
Illegal slot instruction  
Conditions:  
a. When undefined code in a delay slot is decoded  
Delay branch instructions: JMP, JSR, BRA, BRAF, BSR, BSRF, RTS, RTE, BT/S,  
BF/S  
b. When an instruction that rewrites PC in a delay slot is decoded  
Instructions that rewrite PC: JMP, JSR, BRA, BRAF, BSR, BSRF, RTS, RTE, BT, BF,  
BT/S, BF/S, TRAPA, LDC Rm, SR, LDC.L @Rm+, SR  
c. When a privileged instruction in a delay slot is decoded in user mode  
Privileged instructions: LDC, STC, RTE, LDTLB, SLEEP; Instructions that access  
GBR with LDC/STC are not privileged instructions and therefore do not apply.  
Operations: PC of the immediately preceding delay branch instruction is saved to SPC. SR  
of the instruction that generated the exception is saved to SSR. H'1A0 is set in EXPEVT.  
The BL, MD, and RB bits in SR are set to 1 and a branch occurs to PC = VBR + H'0100.  
When an undefined instruction other than H'Fxxx is decoded, operation cannot be  
guaranteed.  
User break point trap  
Conditions: When a break condition set in the user break controller is satisfied  
Operations: When a post-execution break occurs, PC of the instruction immediately after  
the instruction that set the break point is set in SPC. If a pre-execution break occurs, PC of  
the instruction that set the break point is set in SPC. SR when the break occurs is set in  
SSR. H'1E0 is set in EXPEVT. The BL, MD, and RB bits in SR are set to 1 and a branch  
occurs to PC = VBR + H'0100. See section 7, User Break Controller, for more information.  
DMA address error  
Conditions:  
a. Word data accessed from addresses other than word boundaries (4n + 1, 4n + 3)  
b. Longword accessed from addresses other than longword boundaries (4n + 1, 4n + 2,  
4n + 3)  
Operations: PC of the instruction immediately after the instruction executed before the  
exception occurs is saved to SPC. SR when the exception occurs is saved to SSR. H'5C0 is  
set in EXPEVT. The BL, MD, and RB bits in SR are set to 1 and a branch occurs to PC =  
VBR + H'0100.  
Rev. 5.00, 09/03, page 98 of 760  
 复制成功!