欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第135页浏览型号HD6417709SF133B的Datasheet PDF文件第136页浏览型号HD6417709SF133B的Datasheet PDF文件第137页浏览型号HD6417709SF133B的Datasheet PDF文件第138页浏览型号HD6417709SF133B的Datasheet PDF文件第140页浏览型号HD6417709SF133B的Datasheet PDF文件第141页浏览型号HD6417709SF133B的Datasheet PDF文件第142页浏览型号HD6417709SF133B的Datasheet PDF文件第143页  
UDI Reset  
Conditions: UDI reset command input (see section 22.4.3, UDI Reset)  
Operations: EXPEVT set to H'000, VBR and SR initialized, branch to PC = H'A0000000.  
Initialization sets the VBR register to H'0000000. In SR, the MD, RB and BL bits are set to  
1 and the interrupt mask bits (I3 to I0) are set to B'1111. The CPU and on-chip peripheral  
modules are initialized. See the register descriptions in the relevant sections for details.  
Table 4.4 Types of Reset  
Internal State  
Conditions for Transition  
to Reset State  
Type  
CPU  
On-Chip Peripheral Modules  
Power-on  
reset  
RESETP = Low  
Initialized  
(See register configuration in  
relevant sections)  
Manual  
reset  
RESETM = Low  
Initialized  
Initialized  
UDI  
UDI reset command input  
reset  
4.5.2  
General Exceptions  
TLB miss exception  
Conditions: Comparison of TLB addresses shows no address match.  
Operations: The virtual address (32 bits) that caused the exception is set in TEA and the  
corresponding virtual page number (22 bits) is set in PTEH (31–10). The ASID of PTEH  
indicates the ASID at the time the exception occurred. If all ways are valid, 1 is added to  
the RC bit in MMUCR. If there is one or more invalid way, they are set by priority starting  
with way 0.  
PC and SR of the instruction that generated the exception are saved to SPC and SSR,  
respectively. If the exception occurred during a read, H'040 is set in EXPEVT; if the exception  
occurred during a write, H'060 is set in EXPEVT. The BL, MD and RB bits in SR are set to 1  
and a branch occurs to PC = VBR + H'0400.  
To speed up TLB miss processing, the offset differs from other exceptions.  
Rev. 5.00, 09/03, page 95 of 760  
 复制成功!