欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第91页浏览型号HD6417750SBP200的Datasheet PDF文件第92页浏览型号HD6417750SBP200的Datasheet PDF文件第93页浏览型号HD6417750SBP200的Datasheet PDF文件第94页浏览型号HD6417750SBP200的Datasheet PDF文件第96页浏览型号HD6417750SBP200的Datasheet PDF文件第97页浏览型号HD6417750SBP200的Datasheet PDF文件第98页浏览型号HD6417750SBP200的Datasheet PDF文件第99页  
Floating-Point Registers: There are thirty-two floating-point registers, FR0–FR15 and XF0–  
XF15. FR0–FR15 and XF0–XF15 can be assigned to either of two banks (FPR0_BANK0–  
FPR15_BANK0 or FPR0_BANK1–FPR15_BANK1).  
FR0–FR15 can be used as the eight registers DR0/2/4/6/8/10/12/14 (double-precision floating-  
point registers, or pair registers) or the four registers FV0/4/8/12 (register vectors), while XF0–  
XF15 can be used as the eight registers XD0/2/4/6/8/10/12/14 (register pairs) or register matrix  
XMTRX.  
Register values after a reset are shown in table 2.1.  
Table 2.1 Initial Register Values  
Type  
Registers  
Initial Value*  
General registers  
R0_BANK0–R7_BANK0,  
R0_BANK1–R7_BANK1,  
R8–R15  
Undefined  
Control registers  
System registers  
SR  
MD bit = 1, RB bit = 1, BL bit = 1, FD bit = 0,  
I3–I0 = 1111 (H'F), reserved bits = 0, others  
undefined  
GBR, SSR, SPC, SGR,  
DBR  
Undefined  
VBR  
H'00000000  
MACH, MACL, PR, FPUL Undefined  
PC  
H'A0000000  
H'00040001  
Undefined  
FPSCR  
Floating-point  
registers  
FR0–FR15, XF0–XF15  
Note: * Initialized by a power-on reset and manual reset.  
The register configuration in each processor is shown in figure 2.2.  
Switching between user mode and privileged mode is controlled by the processor mode bit (MD)  
in the status register.  
Rev. 6.0, 07/02, page 43 of 986  
 复制成功!