欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第645页浏览型号HD6417750SBP200的Datasheet PDF文件第646页浏览型号HD6417750SBP200的Datasheet PDF文件第647页浏览型号HD6417750SBP200的Datasheet PDF文件第648页浏览型号HD6417750SBP200的Datasheet PDF文件第650页浏览型号HD6417750SBP200的Datasheet PDF文件第651页浏览型号HD6417750SBP200的Datasheet PDF文件第652页浏览型号HD6417750SBP200的Datasheet PDF文件第653页  
15.2  
Register Descriptions  
15.2.1 Receive Shift Register (SCRSR1)  
Bit:  
7
6
5
4
3
2
1
0
R/W:  
SCRSR1 is the register used to receive serial data.  
The SCI sets serial data input from the RxD pin in SCRSR1 in the order received, starting with the  
LSB (bit 0), and converts it to parallel data. When one byte of data has been received, it is  
transferred to SCRDR1 automatically.  
SCRSR1 cannot be directly read or written to by the CPU.  
15.2.2 Receive Data Register (SCRDR1)  
Bit:  
7
6
5
4
3
2
1
0
Initial value:  
R/W:  
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
SCRDR1 is the register that stores received serial data.  
When the SCI has received one byte of serial data, it transfers the received data from SCRSR1 to  
SCRDR1 where it is stored, and completes the receive operation. SCRSR1 is then enabled for  
reception.  
Since SCRSR1 and SCRDR1 function as a double buffer in this way, it is possible to receive data  
continuously.  
SCRDR1 is a read-only register, and cannot be written to by the CPU.  
SCRDR1 is initialized to H'00 by a power-on reset or manual reset, in standby mode, and in the  
module standby state.  
Rev. 6.0, 07/02, page 597 of 986  
 复制成功!