欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第594页浏览型号HD6417750SBP200的Datasheet PDF文件第595页浏览型号HD6417750SBP200的Datasheet PDF文件第596页浏览型号HD6417750SBP200的Datasheet PDF文件第597页浏览型号HD6417750SBP200的Datasheet PDF文件第599页浏览型号HD6417750SBP200的Datasheet PDF文件第600页浏览型号HD6417750SBP200的Datasheet PDF文件第601页浏览型号HD6417750SBP200的Datasheet PDF文件第602页  
1. Normal data transfer mode (channel 0)  
%$9/ (the data bus available signal) is asserted in response to '%5(4 (the data bus request  
signal) from an external device. Two CKIO-synchronous cycles after %$9/ is asserted, the  
external data bus drives the data transfer setting command (DTR command) in synchronization  
with 75 (the transfer request signal). The initial settings are then made in the DMAC channel  
0 control register, and the DMA transfer is processed.  
2. Normal data transfer mode (channels 1 to 3)  
In this mode, the data transfer settings are made in the DMAC from the CPU, and DMA  
transfer requests only are performed from the external device.  
As in 1 above, '%5(4 is asserted from the external device and the external bus is secured,  
then the DTR format is driven.  
The transfer request channel can be specified by means of the two ID bits in the DTR format.  
3. Handshake protocol using the data bus (valid for channel 0 only)  
This mode is only valid for channel 0.  
After the initial settings have been made in the DMAC channel 0 control register by means of  
normal data transfer mode (channel 0) in the SH7750, or after the initial settings have been  
made in the DMAC channel 0 control register from the CPU or by means of normal data  
transfer mode (channel 0) in the SH7750S, the DDT module asserts a data transfer request for  
the DMAC by setting DTR format ID = 00, MD = 00, and SZ 101 or 110, and driving the  
DTR format.  
4. Handshake protocol without use of the data bus  
The DDT module includes a function for recording the previously asserted request channel. By  
using this function, it is possible to assert a transfer request for the channel for which a request  
was asserted immediately before, by asserting 75 only from an external device after a transfer  
request has once been made to the channel for which an initial setting has been made in the  
DMAC control register (DTR format and data transfer setting by the CPU in the DMAC).  
5. Direct data transfer mode (valid for channel 2 only)  
A data transfer request can be asserted for channel 2 by asserting '%5(4 and 75  
simultaneously from an external device after the initial settings have been made in the DMAC  
channel 2 control register.  
Rev. 6.0, 07/02, page 546 of 986  
 复制成功!