欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第593页浏览型号HD6417750SBP200的Datasheet PDF文件第594页浏览型号HD6417750SBP200的Datasheet PDF文件第595页浏览型号HD6417750SBP200的Datasheet PDF文件第596页浏览型号HD6417750SBP200的Datasheet PDF文件第598页浏览型号HD6417750SBP200的Datasheet PDF文件第599页浏览型号HD6417750SBP200的Datasheet PDF文件第600页浏览型号HD6417750SBP200的Datasheet PDF文件第601页  
14.5  
On-Demand Data Transfer Mode (DDT Mode)  
14.5.1 Operation  
Setting the DDT bit to 1 in DMAOR causes a transition to on-demand data transfer mode (DDT  
mode). In DDT mode, it is possible to specify direct single address mode transfer to channel 0 via  
the data bus and DDT module, and simultaneously issue a transfer request, using the '%5(4,  
%$9/, 75, 7'$&., and ID [1:0] signals between an external device and the DMAC. Figure  
14.23 shows a block diagram of the DMAC, DDT, BSC, and an external device (with '%5(4,  
%$9/, 75, 7'$&., ID [1:0], and D [63:0] = DTR pins).  
DMAC  
DDT  
Memory  
SAR0  
DAR0  
Data  
buffer  
DMATCR0  
CHCR0  
Request  
controller  
DREQ0–3  
ddtmode  
bavl  
External  
device (with  
,
ddtmode  
BSC  
tdack  
id[1:0]  
DTR  
,
,
,
and ID [1:0])  
Data buffer  
FIFO or  
memory  
ID[1:0]  
Figure 14.23 On-Demand Transfer Mode Block Diagram  
For channels 0 to 3, after making the settings for normal DMA transfer using the CPU, a transfer  
request can be issued from an external device using the '%5(4, %$9/, 75, 7'$&., ID [1:0],  
and D [63:0] = DTR signals (handshake protocol using the data bus). A transfer request can also  
be issued simply by asserting 75, without using the external bus (handshake protocol without use  
of the data bus). For channel 2, after making the DMA transfer settings in the normal way, a  
transfer request can be issued directly from an external device (with '%5(4, %$9/, 75,  
7'$&., ID [1:0], and D [63:0] = DTR pins) by asserting '%5(4 and 75 simultaneously.  
Note: DTR format = Data transfer request format  
In DDT mode, there is a choice of five modes for performing DMA transfer.  
Rev. 6.0, 07/02, page 545 of 986  
 复制成功!