欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第598页浏览型号HD6417750SBP200的Datasheet PDF文件第599页浏览型号HD6417750SBP200的Datasheet PDF文件第600页浏览型号HD6417750SBP200的Datasheet PDF文件第601页浏览型号HD6417750SBP200的Datasheet PDF文件第603页浏览型号HD6417750SBP200的Datasheet PDF文件第604页浏览型号HD6417750SBP200的Datasheet PDF文件第605页浏览型号HD6417750SBP200的Datasheet PDF文件第606页  
= 111) when the required amount of data has been transferred. This will terminate  
DMA transfer on channel 0.  
In this case, the TE bit in DMA channel control register 0 is not set, but transfer cannot  
be restarted.  
6. When port functions are used (BCR2.PORTEN = 1) and DDT mode is selected, input  
the DTR format for D[63:52] and D[31:0]. In this case, if ID[1:0] = 00, input MD[1:0]  
and SZ 101, 110.  
14.5.3  
Transfer Request Acceptance on Each Channel  
On channel 0, a DMA data transfer request can be made by means of the DTR format. No further  
transfer requests are accepted between DTR format acceptance and the end of the data transfer.  
On channels 1 to 3, output a transfer request from an external device by means of the DTR format  
(ID = 01, 10, or 11) after making DMAC control register settings in the same way as in normal  
DMA mode. Each of channels 1 to 3 has a request queue that can accept up to four transfer  
requests. When a request queue is full, the fifth and subsequent transfer requests will be ignored,  
and so transfer requests must not be output.  
When CHCR.TE = 1 when a transfer request remains in the request queue and a transfer is  
completed, the request queue retains it. When another transfer request is sent at that time, the  
transfer request is added to the request queue if the request queue is vacant.  
Rev. 6.0, 07/02, page 550 of 986  
 复制成功!