欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第431页浏览型号HD6417750SBP200的Datasheet PDF文件第432页浏览型号HD6417750SBP200的Datasheet PDF文件第433页浏览型号HD6417750SBP200的Datasheet PDF文件第434页浏览型号HD6417750SBP200的Datasheet PDF文件第436页浏览型号HD6417750SBP200的Datasheet PDF文件第437页浏览型号HD6417750SBP200的Datasheet PDF文件第438页浏览型号HD6417750SBP200的Datasheet PDF文件第439页  
Area 2: For area 2, external address bits A28 to A26 are 010.  
SRAM, MPX, DRAM, and synchronous DRAM can be set to this area.  
When SRAM interface is set, a bus width of 8, 16, 32, or 64 bits can be selected with bits A2SZ1  
and A2SZ0 in the BCR2 register. When MPX interface is set, a bus width of 32 or 64 bits should  
be selected with bits A2SZ1 and A2SZ0 in the BCR2 register. When synchronous DRAM  
interface is set, select 32 or 64 bits with the SZ bits in the MCR register. When DRAM is  
connected to area 2, select a bus width of 16 or 32 bits with the SZ bits in MCR. For details, see  
Memory Bus Width in section 13.1.5.  
When area 2 is accessed, the &65 signal is asserted.  
When SRAM interface is set, the 5' signal, which can be used as 2(, and write control signals  
:(3 to :(:, are asserted.  
As regards the number of bus cycles, from 0 to 15 waits can be selected with bits A2W2 to A2W0  
in the WCR2 register. In addition, any number of waits can be inserted in each bus cycle by means  
of the external wait pin (5'<).  
The read/write strobe signal address and &6 setup and hold times can be set within a range of 0–1  
and 0–3 cycles, respectively, by means of bit A2S0 and bits A2H1 and A2H0 in the WCR3  
register.  
When synchronous DRAM interface is set, the 5$6 and &$6 signals, RD/:5 signal, and byte  
control signals DQM0 to DQM7 are asserted, and address multiplexing is performed. 5$6, &$6,  
and data timing control, and address multiplexing control, can be set using the MCR register.  
When DRAM is connected, the 5$65 signal, &$67 to &$6: signals, and RD/:5 signal are  
asserted, and address multiplexing is performed. 5$65, &$6, and data timing control, and address  
multiplexing control, can be set using the MCR register.  
Area 3: For area 3, external address bits A28 to A26 are 011.  
SRAM, MPX, DRAM, and synchronous DRAM can be set to this area.  
When SRAM interface is set, a bus width of 8, 16, 32, or 64 bits can be selected with bits A3SZ1  
and A3SZ0 in the BCR2 register. When MPX interface is set, a bus width of 32 or 64 bits should  
be selected with bits A3SZ1 and A3SZ0 in the BCR2 register. When DRAM interface is set, 16,  
32, or 64 bits can be selected with the SZ bits in the MCR register. When synchronous DRAM  
interface is set, select 32 or 64 bits with the SZ bits in MCR. For details, see Memory Bus Width  
in section 13.1.5.  
When area 3 is accessed, the &66 signal is asserted.  
Rev. 6.0, 07/02, page 383 of 986  
 复制成功!