欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第435页浏览型号HD6417750SBP200的Datasheet PDF文件第436页浏览型号HD6417750SBP200的Datasheet PDF文件第437页浏览型号HD6417750SBP200的Datasheet PDF文件第438页浏览型号HD6417750SBP200的Datasheet PDF文件第440页浏览型号HD6417750SBP200的Datasheet PDF文件第441页浏览型号HD6417750SBP200的Datasheet PDF文件第442页浏览型号HD6417750SBP200的Datasheet PDF文件第443页  
13.3.3 SRAM Interface  
Basic Timing: The SRAM interface of the SH7750 Series uses strobe signal output in  
consideration of the fact that mainly SRAM will be connected. Figure 13.6 shows the basic timing  
of normal space accesses. A no-wait normal access is completed in two cycles. The %6 signal is  
asserted for one cycle to indicate the start of a bus cycle. The &6Q signal is asserted on the T1  
rising edge, and negated on the next T2 clock rising edge. Therefore, there is no negation period in  
case of access at minimum pitch.  
There is no access size specification when reading. The correct access address is output to the  
address pins (A[25:0]), but since there is no access size specification, 32 bits are always read in  
the case of a 32-bit device, and 16 bits in the case of a 16-bit device. When writing, only the :(  
signal for the byte to be written is asserted. For details, see section 13.3.1, Endian/Access Size and  
Data Alignment.  
In 32-byte transfer, a total of 32 bytes are transferred consecutively according to the set bus width.  
The first access is performed on the data for which there was an access request, and the remaining  
accesses are performed in wrap around mode on the data at the 32-byte boundary. The bus is not  
released during this transfer.  
Rev. 6.0, 07/02, page 387 of 986  
 复制成功!