欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第418页浏览型号HD6417750SBP200的Datasheet PDF文件第419页浏览型号HD6417750SBP200的Datasheet PDF文件第420页浏览型号HD6417750SBP200的Datasheet PDF文件第421页浏览型号HD6417750SBP200的Datasheet PDF文件第423页浏览型号HD6417750SBP200的Datasheet PDF文件第424页浏览型号HD6417750SBP200的Datasheet PDF文件第425页浏览型号HD6417750SBP200的Datasheet PDF文件第426页  
15  
1
14  
0
13  
1
12 11  
10  
1
9
0
8
1
7
7
6
6
5
5
4
3
2
2
1
1
0
0
RTCSR,  
RTCNT,  
RTCOR  
0
0
Write data  
15  
1
14  
0
13  
1
12 11  
10  
1
9
8
4
3
0
0
Write data  
RFCR  
Figure 13.5 Writing to RTCSR, RTCNT, RTCOR, and RFCR  
Reading RTCSR, RTCNT, RTCOR, and RFCR: A 16-bit access must always be used when  
reading RTCSR, RTCNT, RTCOR, or RFCR. Undefined bits are read as 0.  
13.3  
Operation  
13.3.1  
Endian/Access Size and Data Alignment  
The SH7750 Series supports both big-endian mode, in which the most significant byte (MSByte)  
is at the 0 address end in a string of byte data, and little-endian mode, in which the least significant  
byte (LSByte) is at the 0 address end. The mode is set by means of the MD5 external pin in a  
power-on reset by the 5(6(7 pin, big-endian mode being set if the MD5 pin is low, and little-  
endian mode if it is high.  
A data bus width of 8, 16, 32, or 64 bits can be selected for normal memory, 16, 32, or 64 bits for  
DRAM, 32 or 64 bits for synchronous DRAM, and 8 or 16 bits for the PCMCIA interface. Data  
alignment is carried out according to the data bus width and endian mode of each device. If the  
data bus width is smaller than the access size, a number of bus cycles will be generated  
automatically until the access size is reached. In this case, address incrementing is performed  
automatically according to the bus width as access is performed. For example, if longword access  
is performed in an 8-bit bus width area using the SRAM interface, four accesses are executed,  
with the address automatically incremented by 1 each time. In 32-byte transfer, a total of 32 bytes  
of data are transferred consecutively according to the set bus width. The first access is performed  
on the data for which there was an access request, and the remaining accesses are performed on  
32-byte boundary data using wraparound. Bus release or refresh operations are not performed  
between these transfers. Data alignment and data length conversion between the different  
interfaces is performed automatically. Quadword access is used only in transfer by the DMAC.  
The relationship between the endian mode, device data length, and access unit, is shown in tables  
13.7 to 13.14.  
Rev. 6.0, 07/02, page 370 of 986  
 复制成功!