欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第254页浏览型号HD6417750SBP200的Datasheet PDF文件第255页浏览型号HD6417750SBP200的Datasheet PDF文件第256页浏览型号HD6417750SBP200的Datasheet PDF文件第257页浏览型号HD6417750SBP200的Datasheet PDF文件第259页浏览型号HD6417750SBP200的Datasheet PDF文件第260页浏览型号HD6417750SBP200的Datasheet PDF文件第261页浏览型号HD6417750SBP200的Datasheet PDF文件第262页  
Anti-flow dependency can occur only between a preceding double-precision FADD, FMUL,  
FSUB, or FTRV and a following FMOV, FLDI0, FLDI1, FABS, FNEG, or FSTS. See figure 8.3  
(g).  
If an executing instruction locks any resource—i.e. a function block that performs a basic  
operation—a following instruction that happens to attempt to use the locked resource must be  
stalled (figure 8.3 (h)). This kind of stall can be compensated by inserting one or more instructions  
independent of the locked resource to separate the interfering instructions. For example, when a  
load instruction and an ADD instruction that references the loaded value are consecutive, the 2-  
cycle stall of the ADD is eliminated by inserting three instructions without dependency. Software  
performance can be improved by such instruction scheduling.  
Other penalties arise in the event of exceptions or external data accesses, as follows.  
Instruction TLB miss  
Instruction access to external memory (instruction cache miss, etc.)  
Data access to external memory (operand cache miss, etc.)  
Data access to a memory-mapped control register.  
During the penalty cycles of an instruction TLB miss or external instruction access, no instruction  
is issued, but execution of instructions that have already been issued continues. The penalty for a  
data access is a pipeline freeze: that is, the execution of uncompleted instructions is interrupted  
until the arrival of the requested data. The number of penalty cycles for instruction and data  
accesses is largely dependent on the user’s memory subsystems.  
Rev. 6.0, 07/02, page 206 of 986  
 复制成功!