欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第187页浏览型号HD6417750SBP200的Datasheet PDF文件第188页浏览型号HD6417750SBP200的Datasheet PDF文件第189页浏览型号HD6417750SBP200的Datasheet PDF文件第190页浏览型号HD6417750SBP200的Datasheet PDF文件第192页浏览型号HD6417750SBP200的Datasheet PDF文件第193页浏览型号HD6417750SBP200的Datasheet PDF文件第194页浏览型号HD6417750SBP200的Datasheet PDF文件第195页  
(4) Instruction TLB Multiple-Hit Exception  
Source: Multiple ITLB address matches  
Transition address: H'A000 0000  
Transition operations:  
The virtual address (32 bits) at which this exception occurred is set in TEA, and the  
corresponding virtual page number (22 bits) is set in PTEH [31:10]. ASID in PTEH indicates  
the ASID when this exception occurred.  
Exception code H'140 is set in EXPEVT, initialization of VBR and SR is performed, and a  
branch is made to PC = H'A000 0000.  
In the initialization processing, the VBR register is set to H'0000 0000, and in SR, the MD,  
RB, and BL bits are set to 1, the FD bit is cleared to 0, and the interrupt mask bits (I3–I0) are  
set to B'1111.  
CPU and on-chip peripheral module initialization is performed in the same way as in a manual  
reset. For details, see the register descriptions in the relevant sections.  
TLB_multi_hit()  
{
TEA = EXCEPTION_ADDRESS;  
PTEH.VPN = PAGE_NUMBER;  
EXPEVT = H'00000140;  
VBR = H'00000000;  
SR.MD = 1;  
SR.RB = 1;  
SR.BL = 1;  
SR.(I0-I3) = B'1111;  
SR.FD = 0;  
Initialize_CPU();  
Initialize_Module(Manual);  
PC = H'A0000000;  
}
Rev. 6.0, 07/02, page 139 of 986  
 复制成功!