欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第183页浏览型号HD6417750SBP200的Datasheet PDF文件第184页浏览型号HD6417750SBP200的Datasheet PDF文件第185页浏览型号HD6417750SBP200的Datasheet PDF文件第186页浏览型号HD6417750SBP200的Datasheet PDF文件第188页浏览型号HD6417750SBP200的Datasheet PDF文件第189页浏览型号HD6417750SBP200的Datasheet PDF文件第190页浏览型号HD6417750SBP200的Datasheet PDF文件第191页  
5.5.3  
Exception Requests and BL Bit  
When the BL bit in SR is 0, exceptions and interrupts are accepted.  
When the BL bit in SR is 1 and an exception other than a user break is generated, the CPU's  
internal registers and the registers of the other modules are set to their states following a manual  
reset, and the CPU branches to the same address as in a reset (H'A000 0000). For the operation in  
the event of a user break, see section 20, User Break Controller. If an ordinary interrupt occurs, the  
interrupt request is held pending and is accepted after the BL bit has been cleared to 0 by software.  
If a nonmaskable interrupt (NMI) occurs, it can be held pending or accepted according to the  
setting made by software.  
Thus, normally, SPC and SSR are saved and then the BL bit in SR is cleared to 0, to enable  
multiple exception state acceptance.  
5.5.4  
Return from Exception Handling  
The RTE instruction is used to return from exception handling. When the RTE instruction is  
executed, the SPC contents are restored to PC and the SSR contents to SR, and the CPU returns  
from the exception handling routine by branching to the SPC address. If SPC and SSR were saved  
to external memory, set the BL bit in SR to 1 before restoring the SPC and SSR contents and  
issuing the RTE instruction.  
5.6  
Description of Exceptions  
The various exception handling operations are described here, covering exception sources,  
transition addresses, and processor operation when a transition is made.  
Rev. 6.0, 07/02, page 135 of 986  
 复制成功!