欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第146页浏览型号HD6417750SBP200的Datasheet PDF文件第147页浏览型号HD6417750SBP200的Datasheet PDF文件第148页浏览型号HD6417750SBP200的Datasheet PDF文件第149页浏览型号HD6417750SBP200的Datasheet PDF文件第151页浏览型号HD6417750SBP200的Datasheet PDF文件第152页浏览型号HD6417750SBP200的Datasheet PDF文件第153页浏览型号HD6417750SBP200的Datasheet PDF文件第154页  
EMODE: Double-sized cache mode bit  
In the SH7750R, this bit indicates whether the double-sized cache mode is used or not.  
This bit is reserved in the SH7750 and SH7750S. The EMODE bit must not be written to while  
the cache is being used.  
0: SH7750/SH7750S-compatible mode*1 (initial value)  
1: Double-sized cache mode  
IIX: IC index enable bit  
0: Effective address bits [12:5] used for IC entry selection  
1: Effective address bits [25] and [11:5] used for IC entry selection  
ICI: IC invalidation bit  
When 1 is written to this bit, the V bits of all IC entries are cleared to 0. This bit always returns  
0 when read.  
ICE: IC enable bit  
Indicates whether or not the IC is to be used. When address translation is performed, the IC  
cannot be used unless the C bit in the page management information is also 1.  
0: IC not used  
1: IC used  
OIX: OC index enable bit*2  
0: Effective address bits [13:5] used for OC entry selection  
1: Effective address bits [25] and [12:5] used for OC entry selection  
ORA: OC RAM enable bit*3  
When the OC is enabled (OCE = 1), the ORA bit specifies whether the half of the OC are to be  
used as RAM. When the OC is not enabled (OCE = 0), the ORA bit should be cleared to 0.  
0: Normal mode (the entire OC is used as a cache)  
1: RAM mode (half of the OC is used as a cache and the other half is used as RAM)  
OCI: OC invalidation bit  
When 1 is written to this bit, the V and U bits of all OC entries are cleared to 0. This bit always  
returns 0 when read.  
CB: Copy-back bit  
Indicates the P1 area cache write mode.  
0: Write-through mode  
1: Copy-back mode  
Rev. 6.0, 07/02, page 98 of 986  
 复制成功!