欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第147页浏览型号HD6417750SBP200的Datasheet PDF文件第148页浏览型号HD6417750SBP200的Datasheet PDF文件第149页浏览型号HD6417750SBP200的Datasheet PDF文件第150页浏览型号HD6417750SBP200的Datasheet PDF文件第152页浏览型号HD6417750SBP200的Datasheet PDF文件第153页浏览型号HD6417750SBP200的Datasheet PDF文件第154页浏览型号HD6417750SBP200的Datasheet PDF文件第155页  
WT: Write-through bit  
Indicates the P0, U0, and P3 area cache write mode. When address translation is performed,  
the value of the WT bit in the page management information has priority.  
0: Copy-back mode  
1: Write-through mode  
OCE: OC enable bit  
Indicates whether or not the OC is to be used. When address translation is performed, the OC  
cannot be used unless the C bit in the page management information is also 1.  
0: OC not used  
1: OC used  
Note: *1 No compatibility for RAM mode in OC index mode and address assignment in RAM  
mode.  
*2 When the ORA bit is 1 in the SH7750R, the OIX bit should be cleared to 0.  
*3 When the OIX bit in the SH7750R is 1, the ORA bit should be cleared to 0.  
(2) Queue Address Control Register 0 (QACR0): Longword access to QACR0 can be  
performed from H'FF00 0038 in the P4 area and H'1F00 0038 in area 7. QACR0 specifies the area  
onto which store queue 0 (SQ0) is mapped when the MMU is off.  
(3) Queue Address Control Register 1 (QACR1): Longword access to QACR1 can be  
performed from H'FF00 003C in the P4 area and H'1F00 003C in area 7. QACR1 specifies the  
area onto which store queue 1 (SQ1) is mapped when the MMU is off.  
4.3  
Operand Cache (OC)  
4.3.1  
Configuration  
The operand cache of the SH7750 or SH7750S is of the direct-mapping type and consists of 512  
cache lines, each composed of a 19-bit tag, V bit, U bit, and 32-byte data. The SH7750R’s  
operand cache is 2-way set-associative. Each way consists of 512 cache lines.  
Figure 4.2 shows the configuration of the operand cache for the SH7750 and SH7750S.  
Figure 4.3 shows the configuration of the operand cache for the SH7750R.  
Rev. 6.0, 07/02, page 99 of 986  
 复制成功!