欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第141页浏览型号HD6417750SBP200的Datasheet PDF文件第142页浏览型号HD6417750SBP200的Datasheet PDF文件第143页浏览型号HD6417750SBP200的Datasheet PDF文件第144页浏览型号HD6417750SBP200的Datasheet PDF文件第146页浏览型号HD6417750SBP200的Datasheet PDF文件第147页浏览型号HD6417750SBP200的Datasheet PDF文件第148页浏览型号HD6417750SBP200的Datasheet PDF文件第149页  
3.7.6  
UTLB Data Array 2  
UTLB data array 2 is allocated to addresses H'F780 0000 to H'F7FF FFFF in the P4 area. A data  
array access requires a 32-bit address field specification (when reading or writing) and a 32-bit  
data field specification (when writing). Information for selecting the entry to be accessed is  
specified in the address field, and SA and TC to be written to data array 2 are specified in the data  
field.  
In the address field, bits [31:23] have the value H'F78 indicating UTLB data array 2, and the entry  
is selected by bits [13:8].  
In the data field, TC is indicated by bit [3], and SA by bits [2:0].  
The following two kinds of operation can be used on UTLB data array 2:  
1. UTLB data array 2 read  
SA and TC are read into the data field from the UTLB entry corresponding to the entry set in  
the address field.  
2. UTLB data array 2 write  
SA and TC specified in the data field are written to the UTLB entry corresponding to the entry  
set in the address field.  
31  
24 23  
14 13  
8 7  
0
0
Address field  
Data field  
1 1 1 1 0 1 1 1 1  
E
31  
4 3 2  
SA  
TC  
TC: Timing control bit  
E: Entry  
SA: Space attribute bits  
: Reserved bits (0 write value, undefined read  
value)  
Figure 3.18 Memory-Mapped UTLB Data Array 2  
Rev. 6.0, 07/02, page 93 of 986  
 复制成功!