欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第138页浏览型号HD6417750SBP200的Datasheet PDF文件第139页浏览型号HD6417750SBP200的Datasheet PDF文件第140页浏览型号HD6417750SBP200的Datasheet PDF文件第141页浏览型号HD6417750SBP200的Datasheet PDF文件第143页浏览型号HD6417750SBP200的Datasheet PDF文件第144页浏览型号HD6417750SBP200的Datasheet PDF文件第145页浏览型号HD6417750SBP200的Datasheet PDF文件第146页  
3.7.3  
ITLB Data Array 2  
ITLB data array 2 is allocated to addresses H'F380 0000 to H'F3FF FFFF in the P4 area. A data  
array access requires a 32-bit address field specification (when reading or writing) and a 32-bit  
data field specification (when writing). Information for selecting the entry to be accessed is  
specified in the address field, and SA and TC to be written to data array 2 are specified in the data  
field.  
In the address field, bits [31:23] have the value H'F38 indicating ITLB data array 2, and the entry  
is selected by bits [9:8].  
In the data field, SA is indicated by bits [2:0], and TC by bit [3].  
The following two kinds of operation can be used on ITLB data array 2:  
1. ITLB data array 2 read  
SA and TC are read into the data field from the ITLB entry corresponding to the entry set in  
the address field.  
2. ITLB data array 2 write  
SA and TC specified in the data field are written to the ITLB entry corresponding to the entry  
set in the address field.  
31  
24 23  
10 9 8 7  
E
0
Address field  
Data field  
1 1 1 1 0 0 1 1 1  
31  
4 3 2 0  
SA  
TC  
TC: Timing control bit  
E: Entry  
SA: Space attribute bits  
: Reserved bits (0 write value, undefined read  
value)  
Figure 3.15 Memory-Mapped ITLB Data Array 2  
UTLB Address Array  
3.7.4  
The UTLB address array is allocated to addresses H'F600 0000 to H'F6FF FFFF in the P4 area. An  
address array access requires a 32-bit address field specification (when reading or writing) and a  
32-bit data field specification (when writing). Information for selecting the entry to be accessed is  
specified in the address field, and VPN, D, V, and ASID to be written to the address array are  
specified in the data field.  
Rev. 6.0, 07/02, page 90 of 986  
 复制成功!