欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB25D256400BCL-7 参数 Datasheet PDF下载

HYB25D256400BCL-7图片预览
型号: HYB25D256400BCL-7
PDF下载: 下载PDF文件 查看货源
内容描述: [DDR DRAM, 64MX4, 0.75ns, CMOS, PBGA60]
分类和应用: 时钟动态存储器双倍数据速率内存集成电路
文件页数/大小: 83 页 / 3071 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB25D256400BCL-7的Datasheet PDF文件第15页浏览型号HYB25D256400BCL-7的Datasheet PDF文件第16页浏览型号HYB25D256400BCL-7的Datasheet PDF文件第17页浏览型号HYB25D256400BCL-7的Datasheet PDF文件第18页浏览型号HYB25D256400BCL-7的Datasheet PDF文件第20页浏览型号HYB25D256400BCL-7的Datasheet PDF文件第21页浏览型号HYB25D256400BCL-7的Datasheet PDF文件第22页浏览型号HYB25D256400BCL-7的Datasheet PDF文件第23页  
HYB25D256[400/800/160]B[T/C](L)  
256-Mbit Double Data Rate SDRAM  
Functional Description  
3.2.4  
Operating Mode  
The normal operating mode is selected by issuing a Mode Register Set Command with bits A7-A12 set to zero,  
and bits A0-A6 set to the desired values. A DLL reset is initiated by issuing a Mode Register Set command with  
bits A7 and A9-A12 each set to zero, bit A8 set to one, and bits A0-A6 set to the desired values. A Mode Register  
Set command issued to reset the DLL should always be followed by a Mode Register Set command to select  
normal operating mode.  
All other combinations of values for A7-A12 are reserved for future use and/or test modes. Test modes and  
reserved states should not be used as unknown operation or incompatibility with future versions may result.  
CAS Latency = 2, BL = 4  
CK  
CK  
Read  
NOP  
NOP  
NOP  
NOP  
NOP  
Command  
CL=2  
DQS  
DQ  
CAS Latency = 2.5, BL = 4  
CK  
CK  
Read  
NOP  
NOP  
NOP  
NOP  
NOP  
Command  
CL=2.5  
DQS  
DQ  
Shown with nominal tAC, tDQSCK, and tDQSQ  
.
Don’t Care  
Figure 6  
Required CAS Latencies  
Data Sheet  
19  
Rev. 1.21, 2004-07  
02102004-TSR1-4ZWW  
 复制成功!