Internet Data Sheet
HYB18T512[40/80/16]0B[C/F]
512-Mbit Double-Data-Rate-Two SDRAM
FIGURE 2
Chip Configuration for ×8 components, PG-TFBGA-60 (top view)
$
9''
966
9664
9''4
1&ꢄ5'46
'46
9664
9664
%
&
'
(
)
*
+
-
'4ꢉ
'0ꢄ5'46
'46
'4ꢆ
9''4
9''4
9''4
9''4
'4ꢃ
'4ꢁ
9664
9664
'4ꢊ
'4ꢅ
'4ꢂ
966'/
5$6
&$6
$ꢂ
'4ꢇ
9''/
95()
966
9''
&.
&.
&.(
%$ꢁ
$ꢃꢁꢄ$3
$ꢅ
:(
%$ꢃ
$ꢃ
2'7
1&ꢌꢀ%$ꢂ
&6
9''
$ꢁ
966
$ꢇ
$ꢉ
$ꢊ
966
.
/
$ꢆ
$ꢈ
$ꢃꢃ
1&
$ꢋ
9''
$ꢃꢂ
1&
1&ꢌꢀ$ꢃꢅ
0337ꢁꢁꢈꢁ
Notes
4. VDDL and VSSDL are power and ground for the DLL. VDDL is
connected to VDD on the device. VDD, VDDQ, VSSDL, VSS
and VSSQ are isolated on the device.
5. Ball position L8 is A13 for 512-Mbit and is Not Connected
on 256-Mbit.
,
1. RDQS / RDQS are enabled by EMRS(1) command.
2. If RDQS / RDQS is enabled, the DM function is disabled
3. When enabled, RDQS & RDQS are used as strobe
signals during reads.
Rev. 1.1, 2007-05
14
03292006-YBYM-WG0Z