欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18T1G400C2C-3 参数 Datasheet PDF下载

HYB18T1G400C2C-3图片预览
型号: HYB18T1G400C2C-3
PDF下载: 下载PDF文件 查看货源
内容描述: [DDR DRAM, 256MX4, 0.45ns, CMOS, PBGA60, PLASTIC, TFBGA-60]
分类和应用: 时钟动态存储器双倍数据速率内存集成电路
文件页数/大小: 68 页 / 3874 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第44页浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第45页浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第46页浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第47页浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第49页浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第50页浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第51页浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第52页  
Internet Data Sheet  
HY[B/I]18T1G[40/80/16]0C2[C/F]  
1-Gbit Double-Data-Rate-Two SDRAM  
and tJIT.DUTY.MAX = + 93 ps, then tRPST.MIN(DERATED) = tRPST.MIN + tJIT.DUTY.MIN = 0.4 x tCK.AVG – 72 ps = + 928 ps and tRPST.MAX(DERATED) = tRPST.MAX  
+ tJIT.DUTY.MAX = 0.6 x tCK.AVG + 93 ps = + 1592 ps. (Caution on the MIN/MAX usage!).  
34) For these parameters, the DDR2 SDRAM device is characterized and verified to support tnPARAM = RU{tPARAM / tCK.AVG}, which is in clock  
cycles, assuming all input clock jitter specifications are satisfied. For example, the device will support tnRP = RU{tRP / tCK.AVG}, which is in  
clock cycles, if all input clock jitter specifications are met. This means: For DDR2–667 5–5–5, of which tRP = 15 ns, the device will support  
t
nRP = RU{tRP / tCK.AVG} = 5, i.e. as long as the input clock jitter specifications are met, Precharge command at Tm and Active command at  
Tm + 5 is valid even if (Tm + 5 - Tm) is less than 15 ns due to input clock jitter.  
35) tWTR is at lease two clocks (2 x tCK) independent of operation frequency.  
Rev. 1.02, 2008-01  
48  
09262007-3YK7-BKKG  
 复制成功!