欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18H512321AFL20 参数 Datasheet PDF下载

HYB18H512321AFL20图片预览
型号: HYB18H512321AFL20
PDF下载: 下载PDF文件 查看货源
内容描述: [DDR DRAM, 16MX32, 0.35ns, CMOS, PBGA136]
分类和应用: 动态存储器双倍数据速率内存集成电路
文件页数/大小: 100 页 / 1884 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18H512321AFL20的Datasheet PDF文件第45页浏览型号HYB18H512321AFL20的Datasheet PDF文件第46页浏览型号HYB18H512321AFL20的Datasheet PDF文件第47页浏览型号HYB18H512321AFL20的Datasheet PDF文件第48页浏览型号HYB18H512321AFL20的Datasheet PDF文件第50页浏览型号HYB18H512321AFL20的Datasheet PDF文件第51页浏览型号HYB18H512321AFL20的Datasheet PDF文件第52页浏览型号HYB18H512321AFL20的Datasheet PDF文件第53页  
HYB18H512321AF  
512-Mbit GDDR3  
Functional Description  
4.6.3.2  
Bursts with Gaps  
0
1
2
3
4
5
6
7
8
9
10  
CLK#  
CLK  
Com  
.
WR  
N/D  
N/D  
WR  
N/D  
DES  
DES  
DES  
DES  
DES  
DES  
Addr.  
B/Cx  
B/Cy  
WL = 3  
WDQS  
DQ  
Dx0 Dx1 Dx2 Dx3  
Dy0 Dy1 Dy2 Dy3  
WL = 4  
WDQS  
DQ  
Dx0 Dx1 Dx2 Dx3  
Dy0 Dy1 Dy2 Dy3  
Com.: Command  
Addr.: Address B / C  
WL: Write Latency  
DES: Deselect  
N/D: NOP / Deselect  
B / Cx: Bank / Column address x  
B / Cy: Bank / Column address y  
WR:  
Dx#:  
Dy#:  
WRITE  
Data to B / Cx  
Data to B / Cy  
Don't Care  
Figure 30 Consecutive Write Bursts with Gaps  
1. Shown with nominal value of tDQSS  
2. The second WR command may be either for the same bank or another bank.  
3. WDQS can only transition when data is applied at the chip input and during pre- and postambles.  
.
Data Sheet  
49  
Rev. 1.73, 2005-08  
05122004-B1L1-JEN8  
 复制成功!