欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18H512321BF-08 参数 Datasheet PDF下载

HYB18H512321BF-08图片预览
型号: HYB18H512321BF-08
PDF下载: 下载PDF文件 查看货源
内容描述: [Synchronous Graphics RAM, 16MX32, 0.2ns, CMOS, PBGA136, 10 X 14 MM, GREEN, PLASTIC, MO-207IDR-Z, TFBGA-136]
分类和应用: 时钟动态存储器内存集成电路
文件页数/大小: 40 页 / 2128 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18H512321BF-08的Datasheet PDF文件第14页浏览型号HYB18H512321BF-08的Datasheet PDF文件第15页浏览型号HYB18H512321BF-08的Datasheet PDF文件第16页浏览型号HYB18H512321BF-08的Datasheet PDF文件第17页浏览型号HYB18H512321BF-08的Datasheet PDF文件第19页浏览型号HYB18H512321BF-08的Datasheet PDF文件第20页浏览型号HYB18H512321BF-08的Datasheet PDF文件第21页浏览型号HYB18H512321BF-08的Datasheet PDF文件第22页  
Internet Data Sheet  
HYB18H512321BF  
512-Mbit GDDR3  
Notes  
option implemented in the device) or no action is taken by  
the device (if option not implemented).  
5. WR (write recovery time for auto precharge) in clock  
cycles is calculated by dividing tWR (in ns) and rounding up  
to the next integer (WR[cycles] = tWR[ns] / tCK[ns]). The  
mode register must be programmed to this value.  
1. These settings are for debugging purposes only.  
2. Default termination values at Power Up.  
3. The ODT disable function disables all terminators on the  
device.  
4. If the user activates bits in the extended mode register in  
an optional field, either the optional field is activated (if  
FIGURE 9  
Extended Mode Register Set Timing  
CLK#  
CLK  
Command  
PA  
NOP  
EMRS  
NOP  
NOP  
A.C.  
tRP  
tMRD  
A.C.: Any command  
Don't Care  
EMRS: Extended MRS command  
PA: PREALL command  
3.2.1  
DLL enable  
The DLL must be enabled for normal operation. DLL enable is required during power-up initialization and upon returning to  
normal operation after having disabled the DLL. (When the device exits self-refresh mode, the DLL is enabled automatically).  
Anytime the DLL is enabled, 1000 cycles must occur before a READ command can be issued.  
3.2.2  
WR  
The WR parameter is programmed using the register bits A4, A5 and A7. This integer parameter defines as a number of clock  
cycles the Write Recovery time in a Write with Autoprecharge operation.  
The following inequality has to be complied with: WR * tCKtWR, where tCK is the clock cycle time. The high-speed bitmap  
supports WR from 7 to 13. The mid-range bitmap provides WR cycles from 4 to 11.  
3.2.3  
Termination Rtt  
The data termination, Rtt, is used to set the value of the internal termination resistors. The GDDR3 DRAM supports ZQ / 4 and  
ZQ / 2 termination values. The termination may also be disabled for testing and other purposes.  
3.2.4  
Output Driver Impedance  
The Output Driver Impedance extended mode register is used to set the value of the data output driver impedance. When the  
auto calibration is used, the output driver impedance is set nominally to ZQ / 6.  
If the Output Driver Impendance is changed to 30, 40 or 45 Ohms the user needs to issue 16 AREF commands separated by  
t
RFC consecutively to make the change effective. The user must be aware that the Command bus needs to be stable for a time  
of tKO after each AREF.  
Rev. 1.3, 2007-12  
18  
05292007-WAU2-UU95  
 复制成功!