欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18H512321BF-08 参数 Datasheet PDF下载

HYB18H512321BF-08图片预览
型号: HYB18H512321BF-08
PDF下载: 下载PDF文件 查看货源
内容描述: [Synchronous Graphics RAM, 16MX32, 0.2ns, CMOS, PBGA136, 10 X 14 MM, GREEN, PLASTIC, MO-207IDR-Z, TFBGA-136]
分类和应用: 时钟动态存储器内存集成电路
文件页数/大小: 40 页 / 2128 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18H512321BF-08的Datasheet PDF文件第7页浏览型号HYB18H512321BF-08的Datasheet PDF文件第8页浏览型号HYB18H512321BF-08的Datasheet PDF文件第9页浏览型号HYB18H512321BF-08的Datasheet PDF文件第10页浏览型号HYB18H512321BF-08的Datasheet PDF文件第12页浏览型号HYB18H512321BF-08的Datasheet PDF文件第13页浏览型号HYB18H512321BF-08的Datasheet PDF文件第14页浏览型号HYB18H512321BF-08的Datasheet PDF文件第15页  
Internet Data Sheet  
HYB18H512321BF  
512-Mbit GDDR3  
3
Functional Description  
3.1  
Mode Register Set Command (MRS)  
The Mode Register stores the data for controlling the  
operation modes of the memory. It programs CAS latency,  
test mode, DLL Reset , the value of the Write Latency and the  
Burst length. The Mode Register must be written after power  
up to operate the SGRAM. During a ModeRegister Set  
command the address inputs are sampled and stored in the  
Mode Register. The Mode Register content can only be set or  
changed when the chip is in Idle state. For non-READ  
commands following a Mode Register Set a delay of tMRD  
must be met.  
FIGURE 2  
Mode Register Set Command  
CLK#  
CLK  
CKE  
CS#  
The Mode Register Bitmap is supported in two configurations.  
The first configuration is intended to support the Mid-Range-  
Speed application. The second configuration supports higher  
clock cycles for CAS latency and is therefore prepared to  
support high-speed application. The selected configuration is  
defined by Bit0 of EMRS2.  
RAS#  
CAS#  
WE#  
A0-A11  
BA0  
COD  
0
0
COD: Code to be loaded into  
the register  
BA1, BA2  
Don't Care  
Rev. 1.3, 2007-12  
05292007-WAU2-UU95  
11  
 复制成功!