欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7383 参数 Datasheet PDF下载

PM7383图片预览
型号: PM7383
PDF下载: 下载PDF文件 查看货源
内容描述: 帧引擎和数据链路管理32A256 [FRAME ENGINE AND DATA LINK MANAGER 32A256]
分类和应用:
文件页数/大小: 231 页 / 1917 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7383的Datasheet PDF文件第18页浏览型号PM7383的Datasheet PDF文件第19页浏览型号PM7383的Datasheet PDF文件第20页浏览型号PM7383的Datasheet PDF文件第21页浏览型号PM7383的Datasheet PDF文件第23页浏览型号PM7383的Datasheet PDF文件第24页浏览型号PM7383的Datasheet PDF文件第25页浏览型号PM7383的Datasheet PDF文件第26页  
RELEASED  
PM7383 FREEDM-32A256  
DATASHEET  
PMC-2010336  
ISSUE 1  
FRAME ENGINE AND DATA LINK MANAGER 32A256  
Pin Name  
Type  
Pin  
No.  
Function  
on an individual RD[31:3] link and a  
maximum data rate of 51.84 Mbit/s on  
RD[2:0]. RD[31:0] are sampled on the rising  
edge of the corresponding RCLK[31:0].  
RMVCK[0]  
RMVCK[1]  
RMVCK[2]  
RMVCK[3]  
Input  
P21  
H22  
A23  
C17  
The receive MVIP data clock signals  
(RMVCK[3:0]) provide the receive data clock  
for the 32 links when configured to operate  
in 2.048 Mbps H-MVIP mode.  
When configured for 2.048 Mbps H-MVIP  
operation, the 32 links are partitioned into 4  
groups of 8, and each group of 8 links share  
a common data clock. RMVCK[0],  
RMVCK[1], RMVCK[2] and RMVCK[3]  
sample the data on links RD[7:0], RD[15:8],  
RD[23:16] and RD[31:24] respectively.  
Each RMVCK[n] is nominally a 50% duty  
cycle clock with a frequency of 4.096 MHz.  
RMVCK[n] is ignored and should be tied low  
when no physical link within the associated  
logical group of 8 links is configured for  
operation in 2.048 Mbps H-MVIP mode.  
PROPRIETARY AND CONFIDENTIAL  
14  
 复制成功!