欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7350-PI 参数 Datasheet PDF下载

PM7350-PI图片预览
型号: PM7350-PI
PDF下载: 下载PDF文件 查看货源
内容描述: 双串行链路物理层复用器 [DUAL SERIAL LINK PHY MULTIPLEXER]
分类和应用: 复用器ATM集成电路SONET集成电路SDH集成电路电信集成电路电信电路异步传输模式
文件页数/大小: 241 页 / 1939 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7350-PI的Datasheet PDF文件第61页浏览型号PM7350-PI的Datasheet PDF文件第62页浏览型号PM7350-PI的Datasheet PDF文件第63页浏览型号PM7350-PI的Datasheet PDF文件第64页浏览型号PM7350-PI的Datasheet PDF文件第66页浏览型号PM7350-PI的Datasheet PDF文件第67页浏览型号PM7350-PI的Datasheet PDF文件第68页浏览型号PM7350-PI的Datasheet PDF文件第69页  
RELEASED  
PM7350 S/UNI-DUPLEX  
DATA SHEET  
PMC-1980581  
ISSUE 5  
DUAL SERIAL LINK PHY MULTIPLEXER  
Table 10 SCI-PHY/Utopia and Any-PHY Comparison, Ingress Direction  
Attribute  
Latency  
SCI-PHY  
Any-PHY  
ICA is driven high or low immediately ICA is driven or becomes high  
upon sampling IAVALID high and  
becomes high impedance  
immediately upon sampling IAVALID  
low.  
impedance on the IFCLK rising edge  
following the one that samples a  
IAVALID low or high respectively.  
Logical  
Channel  
Selection  
Logical channel is selected by  
IADDR[4:0] when IENB was last  
sampled high.  
An extra word (Word 0) is prepended  
to the cell coincident with the assertion  
of the ISX signal. Word 0 is used for  
logical channel selection  
ISX  
Unused.  
High coincident with the first word of  
the cell data structure.  
ISOC  
High coincident with the first word of  
the cell data structure.  
Unused in the S/UNI-DUPLEX.  
Autonomous  
deselection  
Not supported. A subsequent cell is  
input (provided space is available) if  
Supported. Subsequent writes are  
ignored if IENB is held low until ISX  
IENB is held low beyond the end of a input is asserted.  
cell.  
The SCI-PHY/Any-PHY Input Configuration 1 register (0x0C) determines the cell  
format of the input bus. An Any-PHY input bus slave requires the embedded  
PHY ID to be present in Byte 0 or Word 0. The cell format options for the 8 bit  
bus (shown in Fig. 6) are described in Table 11. 16 bit bus options (shown in Fig.  
7) are described in Table 12.  
Table 11 Eight Bit Any-PHY Bus Slave, Input Configuration  
Byte  
1
Register 0x0C  
H5UDF PRELEN  
Notes  
#
bytes  
53  
0
2
7
Y
Y
Y
Y
Y
Y
N
N
Y
Y
Y
Y
N
N
N
N
Y
Y
N
Y
N
Y
N
Y
0
1
0
1
0
1
00  
00  
01  
01  
10  
10  
PHY ID byte, then H1-H4, no H5 byte  
Default setting. PHY ID, then H1-H5  
PHY ID, 1 user byte then H1-H4  
PHY ID, 1 user byte then H1-H5  
PHY ID, 2 user bytes then H1-H4  
PHY ID, 2 user bytes then H1-H5  
54  
54  
55  
55  
55  
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE  
53