欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7350-PGI 参数 Datasheet PDF下载

PM7350-PGI图片预览
型号: PM7350-PGI
PDF下载: 下载PDF文件 查看货源
内容描述: [Support Circuit, 1-Func, CMOS, PBGA160, 15 X 15 MM, 1.81 MM HEIGHT, PLASTIC, BGA-160]
分类和应用: ATM异步传输模式电信电信集成电路
文件页数/大小: 245 页 / 898 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7350-PGI的Datasheet PDF文件第126页浏览型号PM7350-PGI的Datasheet PDF文件第127页浏览型号PM7350-PGI的Datasheet PDF文件第128页浏览型号PM7350-PGI的Datasheet PDF文件第129页浏览型号PM7350-PGI的Datasheet PDF文件第131页浏览型号PM7350-PGI的Datasheet PDF文件第132页浏览型号PM7350-PGI的Datasheet PDF文件第133页浏览型号PM7350-PGI的Datasheet PDF文件第134页  
RELEASED  
PM7350 S/UNI DUPLEX  
DATA SHEET  
PMC-1980581  
ISSUE 8  
DUAL SERIAL LINK PHY MULTIPLEXER  
H5UDF:  
The H5UDF bit determines whether or not the H5/UDF octets are included in  
cells transferred over the SCI-PHY/Any-PHY output port. When H5UDF is set  
to logic 1 (default) and the eight bit SCI-PHY/Any-PHY cell format is used  
(OBUS8 input set to logic 1), the H5 byte is included, i.e. the optional “Word  
7” illustrated in Fig. 6, in the data structure expected on ODAT[7:0]. When  
H5UDF is set to logic 1 (default) and the 16 bit SCI-PHY/Utopia/Any-PHY cell  
format is used (OBUS8 input set to logic 0), the H5 and UDF octets are  
included, i.e. the optional “Word 4” illustrated in Fig. 7, in the data structure  
expected on ODAT[15:0].  
INADDUDF:  
The INADDUDF bit relocates the word identifying the logical channel in the  
H5/UDF field when the output port is configured as a SCI-PHY/Utopia bus  
slave. When this bit is set to logic 1 and eight bit cell format is used (OBUS8  
input set to logic 1), the logical channel is identified in the five lower bits of the  
H5 byte. The three upper bits of the H5 register are set to the value of the  
three least significant bits of the Extended Address Match register, which  
default to all zeros. When this bit is set to logic 1 and 16 bit cell format is used  
(OBUS8 input set to logic 0), the logical channel is identified in the five lower  
bits of the H5/UDF word. The eleven remainder bits of the H5/UDF word are  
set to the value of the Extended Address Match register, which default to all  
zeros. In both cases, “Word 0” is excluded from the cell data (refer to Fig. 6  
and Fig. 7).  
For proper operation to occur when INADDUDF is set to 1 the H5UDF bit  
must also be set to one (its default value). This bit has no effect when the  
SCI-PHY/Any-PHY Output port is not configured as a SCI-PHY/Utopia bus  
slave.  
CELLXFERRE:  
The Cell Transfer Error Interrupt Enable (CELLXFERRE) bit allows the  
generation of an interrupt on an invalid selection by an external master  
device. This occurs when a cell transfer is attempted, but the S/UNI-DUPLEX  
has indicated no cell is available by returning OCA low when polled. When  
CELLXFERRE is set to logic 1, the INTB output is asserted low when the  
CELLXFERRI bit is logic 1.  
CELLXFERRI:  
The CELLXFERRI bit provides a status of the Cell Transfer Error Interrupt.  
The CELLXFERRI is only valid when the SCI-PHY/Any-PHY Interface output  
port is configured as a bus slave (OMASTER=low). This interrupt status is  
asserted upon the selection by the external bus master of the SCI-PHY/Any-  
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE  
115  
 复制成功!