PRELIMINARY
PM4318 OCTLIU
DATASHEET
PMC- 2001578
ISSUE 3
OCTAL E1/T1/J1 LINE INTERFACE DEVICE
Register 04DH, 0CDH, 14DH, 1CDH, 24DH, 2CDH, 34DH, 3CDH:
TJAT Reference Clock Divisor (N1) Control
Bit
Type
Function
Default
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
N1[7]
N1[6]
N1[5]
N1[4]
N1[3]
N1[2]
N1[1]
N1[0]
0
0
1
0
1
1
1
1
This register contains an 8-bit binary number, N1, which is one less than the magnitude of the
reference clock divisor. The reference divisor magnitude, (N1+1), is the ratio between the
frequency of the reference clock (as selected by the PLLREF1 and PLLREF0 bits of the Transmit
Line Interface Timing Options register) and the frequency at the phase discriminator input.
Writing to this register will reset the PLL. If the FIFORST bit of the TJAT Configuration register is
set high, a write to this register will reset both the PLL and FIFO.
The default value of N1 after a device reset is 47 = 2FH.
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
122