欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM4314-RI 参数 Datasheet PDF下载

PM4314-RI图片预览
型号: PM4314-RI
PDF下载: 下载PDF文件 查看货源
内容描述: QUAD T1 / E1线路接口装置 [QUAD T1/E1 LINE INTERFACE DEVICE]
分类和应用: 数字传输接口电信集成电路电信电路装置PC
文件页数/大小: 170 页 / 804 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM4314-RI的Datasheet PDF文件第94页浏览型号PM4314-RI的Datasheet PDF文件第95页浏览型号PM4314-RI的Datasheet PDF文件第96页浏览型号PM4314-RI的Datasheet PDF文件第97页浏览型号PM4314-RI的Datasheet PDF文件第99页浏览型号PM4314-RI的Datasheet PDF文件第100页浏览型号PM4314-RI的Datasheet PDF文件第101页浏览型号PM4314-RI的Datasheet PDF文件第102页  
PM4314 QDSX  
DATA SHEET  
PMC-950857  
ISSUE 5  
QUAD T1/E1 LINE INTERFACE DEVICE  
OVRE,UNDE:  
The OVRE and UNDE bits control the generation of an interrupt on the  
microprocessor INTB pin when a FIFO error event occurs. When OVRE or  
UNDE is set to logic 1, an overrun event or underrun event, respectively, is  
allowed to generate an interrupt on the INTB pin. When OVRE or UNDE is  
set to logic 0, the FIFO error events are disabled from generating an interrupt.  
SYNC:  
The SYNC bit enables the PLL to synchronize the phase delay between the  
FIFO input and output data to the phase delay between reference clock input  
and smooth output clock at the PLL. For example, if the PLL is operating so  
that the smooth output clock lags the reference clock by 24 UI, then the  
synchronization pulses that the PLL sends to the FIFO will force its output  
data to lag its input data by 24 UI.  
LIMIT:  
The LIMIT bit enables the PLL to limit the jitter attenuation by enabling the  
FIFO to increase or decrease the frequency of the smooth output clock  
whenever the FIFO is within one unit interval (UI) of overflowing or  
underflowing. This limiting of jitter ensures that no data is lost during high  
phase shift conditions. When LIMIT is set to logic 1, the PLL jitter attenuation  
is limited. When LIMIT is set to logic 0, the PLL is allowed to operate normally.  
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE  
86  
 复制成功!