欢迎访问ic37.com |
会员登录 免费注册
发布采购

LPC2220FBD144-S 参数 Datasheet PDF下载

LPC2220FBD144-S图片预览
型号: LPC2220FBD144-S
PDF下载: 下载PDF文件 查看货源
内容描述: [16/32-bit ARM microcontrollers; flashless, with 10-bit ADC and external memory interface - ADCs: 8-ch 10-bit ; Category: ARM7TDMI-S (TM) Core ; Clock type: N/A ; External interrupt: 3 ; Function: 16/32-bit uController ; I/O pins: 112 ; Memory size: - kBits; Memory type: ROMless ; Number of pins: 144 ; Operating frequency: 0~75 MHz; Operating temperature: -40 to +85 Cel; Power supply: 1.8V (CPU)3.3V (I/O) ; PWMs: 6-ch PWM ; RAM: 64KB bytes; Reset active: Low ; Serial interface: 2xUARTI2C1xSPI 1xSPI/SSP ; Series: LPC2200 family ; Special features: JTAG; ETM ; System frequency: 0~60 MHz; Timers: ]
分类和应用: 存储微控制器
文件页数/大小: 50 页 / 259 K
品牌: NXP [ NXP ]
 浏览型号LPC2220FBD144-S的Datasheet PDF文件第11页浏览型号LPC2220FBD144-S的Datasheet PDF文件第12页浏览型号LPC2220FBD144-S的Datasheet PDF文件第13页浏览型号LPC2220FBD144-S的Datasheet PDF文件第14页浏览型号LPC2220FBD144-S的Datasheet PDF文件第16页浏览型号LPC2220FBD144-S的Datasheet PDF文件第17页浏览型号LPC2220FBD144-S的Datasheet PDF文件第18页浏览型号LPC2220FBD144-S的Datasheet PDF文件第19页  
LPC2210/2220  
NXP Semiconductors  
16/32-bit ARM microcontrollers  
6. Functional description  
6.1 Architectural overview  
The ARM7TDMI-S is a general purpose 32-bit microprocessor, which offers high  
performance and very low power consumption. The ARM architecture is based on RISC  
principles, and the instruction set and related decode mechanism are much simpler than  
those of microprogrammed CISC. This simplicity results in a high instruction throughput  
and impressive real-time interrupt response from a small and cost-effective processor  
core.  
Pipeline techniques are employed so that all parts of the processing and memory systems  
can operate continuously. Typically, while one instruction is being executed, its successor  
is being decoded, and a third instruction is being fetched from memory.  
The ARM7TDMI-S processor also employs a unique architectural strategy known as  
Thumb, which makes it ideally suited to high-volume applications with memory  
restrictions, or applications where code density is an issue.  
The key idea behind Thumb is that of a super-reduced instruction set. Essentially, the  
ARM7TDMI-S processor has two instruction sets:  
The standard 32-bit ARM set.  
A 16-bit Thumb set.  
The Thumb set’s 16-bit instruction length allows it to approach twice the density of  
standard ARM code while retaining most of the ARM’s performance advantage over a  
traditional 16-bit processor using 16-bit registers. This is possible because Thumb code  
operates on the same 32-bit register set as ARM code.  
Thumb code is able to provide up to 65 % of the code size of ARM, and 160 % of the  
performance of an equivalent ARM processor connected to a 16-bit memory system.  
6.2 On-chip SRAM  
On-chip SRAM may be used for code and/or data storage. The SRAM may be accessed  
as 8-bit, 16-bit, and 32-bit. The LPC2210 and LPC2210/01 provide 16 kB of static RAM,  
and the LPC2220 provides 64 kB of static RAM.  
6.3 Memory map  
The LPC2210/2220 memory maps incorporate several distinct regions, as shown in  
Figure 4.  
In addition, the CPU interrupt vectors may be re-mapped to allow them to reside in either  
on-chip bootloader, external memory BANK0 or on-chip static RAM. This is described in  
Section 6.20 “System control”.  
LPC2210_2220_6  
© NXP B.V. 2008. All rights reserved.  
Product data sheet  
Rev. 06 — 11 December 2008  
15 of 50