欢迎访问ic37.com |
会员登录 免费注册
发布采购

JS28F320J3F-75 参数 Datasheet PDF下载

JS28F320J3F-75图片预览
型号: JS28F320J3F-75
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash, 2MX16, 75ns, PDSO56, 14 X 20 MM, LEAD FREE, TSOP-56]
分类和应用: 光电二极管内存集成电路闪存
文件页数/大小: 66 页 / 707 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号JS28F320J3F-75的Datasheet PDF文件第25页浏览型号JS28F320J3F-75的Datasheet PDF文件第26页浏览型号JS28F320J3F-75的Datasheet PDF文件第27页浏览型号JS28F320J3F-75的Datasheet PDF文件第28页浏览型号JS28F320J3F-75的Datasheet PDF文件第30页浏览型号JS28F320J3F-75的Datasheet PDF文件第31页浏览型号JS28F320J3F-75的Datasheet PDF文件第32页浏览型号JS28F320J3F-75的Datasheet PDF文件第33页  
Numonyx™ Embedded Flash Memory (J3 65 nm) Single Bit per Cell (SBC)  
Table 14: Reset Specifications  
#
Symbol  
Parameter  
Min  
Max  
Unit  
Notes  
RP# is asserted during block erase,  
program or lock-bit configuration  
operation  
RP# Pulse Low Time  
25  
µs  
1
(If RP# is tied to V , this  
CC  
P1  
t
PLPH  
specification is not  
applicable)  
RP# is asserted during read  
100  
100  
ns  
ns  
µs  
1
RP# High to Reset during Block Erase, Program, or Lock-Bit  
Configuration  
P2  
P3  
t
1,2  
PHRH  
t
Vcc Power Valid to RP# de-assertion (high)  
60  
VCCPH  
Notes:  
1.  
2.  
These specifications are valid for all product versions (packages and speeds).  
A reset time, t , is required from the latter of STS (in RY/BY# mode) or RP# going high until outputs are valid.  
PHQV  
7.4  
AC Test Conditions  
Figure 13: AC Input/Output Reference Waveform  
VCCQ  
Input VCCQ/2  
0.0  
Test Points  
VCCQ/2 Output  
Note: AC test inputs are driven at V  
for a Logic "1" and 0.0 V for a Logic "0." Input timing begins, and output timing ends, at  
CCQ  
V
/2 V (50% of V  
). Input rise and fall times (10% to 90%) < 5 ns.  
CCQ  
CCQ  
Figure 14: Transient Equivalent Testing Load Circuit  
Device  
Under Test  
Out  
CL  
Note: C Includes Jig Capacitance  
L
Table 15: Test Configuration  
Test Configuration  
C
(pF)  
L
V
= V  
CCQMIN  
30  
CCQ  
May 2009  
208032-01  
Datasheet  
29