欢迎访问ic37.com |
会员登录 免费注册
发布采购

30151-33 参数 Datasheet PDF下载

30151-33图片预览
型号: 30151-33
PDF下载: 下载PDF文件 查看货源
内容描述: 的Geode ™ GXM处理器与MMX支持集成的x86解决方案 [Geode⑩ GXm Processor Integrated x86 Solution with MMX Support]
分类和应用:
文件页数/大小: 244 页 / 4221 K
品牌: NSC [ National Semiconductor ]
 浏览型号30151-33的Datasheet PDF文件第24页浏览型号30151-33的Datasheet PDF文件第25页浏览型号30151-33的Datasheet PDF文件第26页浏览型号30151-33的Datasheet PDF文件第27页浏览型号30151-33的Datasheet PDF文件第29页浏览型号30151-33的Datasheet PDF文件第30页浏览型号30151-33的Datasheet PDF文件第31页浏览型号30151-33的Datasheet PDF文件第32页  
Signal Definitions (Continued)  
2.2.2 PCI Interface Signals (Continued)  
BGA  
SPGA  
Signal Name  
Pin No. Pin No  
Type  
Description  
LOCK#  
B11  
B16  
s/t/s  
Lock Operation  
(PU)  
(PU)  
LOCK# indicates an atomic operation that may require multiple  
transactions to complete. When LOCK# is asserted, nonexclu-  
sive transactions may proceed to an address that is not currently  
locked (at least 16 bytes must be locked). A grant to start a trans-  
action on PCI does not guarantee control of LOCK#. Control of  
LOCK# is obtained under it own protocol in conjunction with  
GNT#. It is possible for different agents to use PCI while a single  
master retains ownership of LOCK#. The arbiter can implement  
a complete system lock. In this mode, if LOCK# is active, no  
other master can gain access to the system until the LOCK# is  
deasserted.  
This pin is internally connected to a 20-kohm pull-up resistor.  
DEVSEL#  
A9  
E15  
s/t/s  
Device Select  
(PU)  
(PU)  
DEVSEL# indicates that the driving device has decoded its  
address as the target of the current access. As an input,  
DEVSEL# indicates whether any device on the bus has been  
selected. DEVSEL# will also be driven by any agent that has the  
ability to accept cycles on a subtractive decode basis. As a mas-  
ter, if no DEVSEL# is detected within and up to the subtractive  
decode clock, a master abort cycle will result expect for special  
cycles which do not expect a DEVSEL# returned.  
This pin is internally connected to a 20-kohm pull-up resistor.  
PERR#  
A11  
D16  
s/t/s  
Parity Error  
(PU)  
(PU)  
PERR# is used for reporting of data parity errors during all PCI  
transactions except a Special Cycle. The PERR# line is driven  
two SYSCLKs after the data in which the error was detected.  
This is one SYSCLK after the PAR that is attached to the data.  
The minimum duration of PERR# is one SYSCLK for each data  
phase in which a data parity error is detected. PERR# must be  
driven high for one SYSCLK before being in TRI-STATE mode. A  
target asserts PERR# on write cycles if it has claimed the cycle  
with DEVSEL#. The master asserts PERR# on read cycles.  
This pin is internally connected to a 20-kohm pull-up resistor.  
SERR#  
C12  
A17  
OD  
System Error  
(PU)  
(PU)  
System Error may be asserted by any agent for reporting errors  
other than PCI parity. The intent is to have the PCI central agent  
assert NMI to the processor. When the Parity Enable bit is set in  
the Memory Controller Configuration register, SERR# will be  
asserted upon detecting a parity error on read operations from  
DRAM.  
REQ[2:0]#  
D3,  
H3,  
E3  
E3,  
K2,  
E1  
I
Request Lines  
Request indicates to the arbiter that an agent desires use of the  
bus. Each master has its own REQ# line. REQ# priorities are  
based on the arbitration scheme chosen.  
(PU)  
(PU)  
Each of these pins are internally connected to a 20-kohm pull-up  
resistor.  
www.national.com  
28  
Revision 3.1  
 复制成功!