欢迎访问ic37.com |
会员登录 免费注册
发布采购

MU9C2480L-12DC 参数 Datasheet PDF下载

MU9C2480L-12DC图片预览
型号: MU9C2480L-12DC
PDF下载: 下载PDF文件 查看货源
内容描述: [Content Addressable SRAM, 2KX64, 85ns, CMOS, PQCC44]
分类和应用: 局域网双倍数据速率静态存储器内存集成电路
文件页数/大小: 28 页 / 144 K
品牌: MUSIC [ MUSIC SEMICONDUCTORS ]
 浏览型号MU9C2480L-12DC的Datasheet PDF文件第1页浏览型号MU9C2480L-12DC的Datasheet PDF文件第2页浏览型号MU9C2480L-12DC的Datasheet PDF文件第4页浏览型号MU9C2480L-12DC的Datasheet PDF文件第5页浏览型号MU9C2480L-12DC的Datasheet PDF文件第6页浏览型号MU9C2480L-12DC的Datasheet PDF文件第7页浏览型号MU9C2480L-12DC的Datasheet PDF文件第8页浏览型号MU9C2480L-12DC的Datasheet PDF文件第9页  
MU9C2480A/L  
PIN DESCRIPTIONS  
All signals are implemented in CMOS technology with TTL levels. Signal names that start with a slash (“/”) are active LOW. Inputs  
should never be left floating. The CAM architecture draws large currents during compare operations, mandating the use of good layout  
and bypassing techniques. Refer to the Electrical Characteristics section for more information.  
/E (Chip Enable, Input, TTL)  
the highest-priority match in a string of LANCAMs. Tables 5a  
and 5b on page 12 explain the effect of the /EC signal on a  
device with or without a match in both Standard and Enhanced  
modes. /EC must be HIGH during initialization.  
The /E input enables the device while LOW. The falling  
edge registers the control signals /W, /CM, and /EC. The  
rising edge locks the daisy chain, turns off the DQ pins,  
and clocks the Destination and Source Segment counters.  
The four cycle types enabled by /E shown in Table 2 on  
page 2.  
DQ15–0 (Data Bus, I/O, TTL)  
The DQ15–0 lines convey data, commands, and status to  
and from the LANCAM. /W and /CM control the direction  
and nature of the information that flows to or from the  
device. When /E is HIGH, DQ15–0 go to Hi-Z.  
/W (Write Enable, Input, TTL)  
The /W input selects the direction of data flow during a  
device cycle. /W LOW selects a Write cycle and /W HIGH  
selects a Read cycle.  
/MF (Match Flag, Output, TTL)  
The /MF output goes LOW when one or more valid matches  
occur during a compare cycle. /MF becomes valid after /E  
goes HIGH on the cycle that enables the daisy chain (on  
the first cycle that /EC is registered LOW by the previous  
falling edge of /E; see Figure 6 on page 14). In a daisy  
chain, valid match(es) in higher priority devices are passed  
from the /MI input to /MF. If the daisy chain is enabled but  
the match flag is disabled in the Control register, the /MF  
output only depends on the /MI input of the device  
(/MF=/MI). /MF is HIGH if there is no match or when the  
daisy chain is disabled (/E goes HIGH when /EC was HIGH  
on the previous falling edge of /E). The System Match flag  
is the /MF pin of the last device in the daisy chain. /MF will  
be reset when the active configuration register set is changed.  
/CM (Data/Command Select, Input, TTL)  
The /CM input selects whether the input signals on  
DQ15–0 are data or commands. /CM LOW selects Command  
cycles and /CM HIGH selects Data cycles.  
/EC (Enable Daisy Chain, Input, TTL)  
The /EC signal performs two functions. The /EC input enables  
the /MF output to show the results of a comparison, as shown  
in Figure 6 on page 14. If /EC is LOW at the falling edge of /E  
in a given cycle, the /MF output is enabled. Otherwise, the  
/MF output is held HIGH. The /EC signal also enables the  
/MF– /MI daisy chain, which serves to select the device with  
/MI (Match Input, Input, TTL)  
The /MI input prioritizes devices in vertically cascaded  
systems. It is connected to the /MF output of the previous  
device in the daisy chain. The /MI pin on the first device in  
the chain must be tied HIGH.  
GND  
D Q 4  
D Q 5  
VCC  
VCC  
7
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
/M A  
/MI  
8
/MF  
9
/MA (Device Match Flag, Output, TTL)  
10  
11  
12  
13  
14  
15  
16  
17  
GND  
/R ESET  
VCC  
The /MA output is LOW when one or more valid matches  
occur during the current or the last previous compare cycle.  
The /MA output is not qualified by /EC or /MI, and reflects  
the match flag from that specific device’s Status register.  
/MA will be reset when the active register set is changed.  
44-pin PL CC  
(Top View )  
TEST 2  
GND  
VCC  
GND  
TE S T1  
/E  
D Q 6  
D Q 7  
VCC  
/W  
GND  
/MM (Device Multiple Match Flag, Output, TTL)  
The /MM output is LOW when more than one valid match  
occurs during the current or the last previous compare cycle.  
The /MM output is not qualified by /EC or /MI, and reflects  
the multiple match flag from that specific device’s Status  
register. /MMwillberesetwhentheactiveregistersetischanged.  
Pinout Diagram  
3
Rev. 1a  
 复制成功!